# KUMARAGURU COLLEGE OF TECHNOLOGY

An autonomous Institution affiliated to Anna University, Chennai

## ${\bf COIMBATORE-641049}$



# **CURRICULUM AND SYLLABUS**

## for

# M.E. – VLSI DESIGN

# **Department** of

**Electronics and CommunicationEngineering** 

# KUAMRAGURU COLLEGE OF TECHNOLGY, COIMBATORE DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING

### M.E. VLSI DESIGN

### **Program Educational Objectives (PEOs)**

**PEO 1:** Graduates will excel as professionals in the fields of analog and digital VLSI design, semiconductor technology, and emerging domains of VLSI, contributing to innovation and the development of advanced electronic systems.

**PEO 2:** Graduates will continuously adapt to evolving technological advancements, leveraging their expertise to address challenges in academia, research, and industry while upholding ethical standards and contributing responsibly to society.

These PEOs align with the academic and professional aspirations in VLSI design while emphasizing both technical mastery and adaptability to future challenges.

|       | <b>Program Outcomes (POs)</b>                                                                                                                                                                                                                                                                       |                                               |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| PO.   | Program Outcome                                                                                                                                                                                                                                                                                     | Attributes                                    |
| No    |                                                                                                                                                                                                                                                                                                     |                                               |
| PO-01 | Acquire technical competence, comprehensive knowledge and<br>understanding the methodologies and technologies associated<br>with land, air & naval defence systems. Apply knowledge to<br>identify, formulate and analyse complex engineering problems.                                             | Scholarship of<br>Knowledge                   |
| PO-02 | Having an ability to apply knowledge of science, mathematics, engineering & technology for development of defence technologies.                                                                                                                                                                     | Critical<br>Thinking                          |
| PO-03 | Having an ability to design a component, subsystem or a system applying all the relevant standards and with realistic constraints, including operational and environmental.                                                                                                                         | Research Skill                                |
| PO-04 | Acquire the skills for uses of contemporary techniques, resources and modern engineering and IT tools.                                                                                                                                                                                              | Usages of<br>Modern<br>Techniques             |
| PO-05 | An ability to identify, investigate, understand and analyse<br>complex problems, apply creativity, carry out research<br>/investigation and development work to solve practical<br>problems related to defence technological issues.                                                                | Design,<br>Development &<br>Solutions         |
| PO-06 | Ability to communicate effectively in both oral and written<br>contexts in the form of technical papers, project reports, design<br>documents and seminar presentations.<br>Function effectively as an individual, and as a member or<br>leader in diverse teams, and in multidisciplinary settings | Communication,<br>Individual<br>&Team<br>Work |

### **Program Specific Outcomes (PSOs)**

### **PSO 1: VLSI Design Expertise & Technological Innovation**

Graduates will develop expertise in analyzing, designing, and optimizing VLSI circuits and systems, incorporating analog, digital, and mixed-signal design methodologies. They will leverage cutting-edge tools and emerging semiconductor technologies to create high-performance, power-efficient, and scalable solutions for real-world applications.

### PSO 2: Lifelong Learning, Leadership & Industry Readiness

Graduates will continuously adapt to evolving VLSI technologies by engaging in lifelong learning, research, and interdisciplinary collaboration. They will demonstrate leadership, ethical responsibility, and a commitment to sustainability, ensuring their contributions to academia, industry, and entrepreneurship remain impactful and future-ready.

## KUAMRAGURU COLLEGE OF TECHNOLGY, COIMBATORE

## DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING

|             | Semester I                                     |                            |                  |          |           |         |        |  |  |  |
|-------------|------------------------------------------------|----------------------------|------------------|----------|-----------|---------|--------|--|--|--|
|             |                                                |                            | No. of Hrs./week |          |           |         |        |  |  |  |
| Course Code | Course Name                                    | Course Mode                | Lecture          | Tutorial | Practical | Project | Credit |  |  |  |
| P18VLI1201  | Digital CMOS VLSI<br>Design                    | Embedded –<br>Theory & Lab | 3                | -        | 2         | -       | 4      |  |  |  |
| P18VLI1202  | High Level DigitalEmbedded –DesignTheory & Lab |                            | 3                | -        | 2         | -       | 4      |  |  |  |
| P18VLI1203  | Verification of VLSI<br>Circuits               | Embedded –<br>Theory & Lab | 3                | -        | 2         | -       | 4      |  |  |  |
| P18VLP1504  | Scripting for VLSI                             | Practical                  | -                | -        | 4         | -       | 2      |  |  |  |
| P18VLP1505  | Professional Skill<br>Development              | Practical                  | _                | -        | 2         | -       | 1      |  |  |  |
| P18VLP1706  | P18VLP1706 Mini Project Project only<br>course |                            | -                | -        | -         | 6       | 2      |  |  |  |
| P18VLE      | P18VLE Elective I Theory                       |                            |                  |          |           | -       | 3      |  |  |  |
|             | Total                                          |                            |                  |          |           | 6       | 20     |  |  |  |

### M.E. VLSI DESIGN - CURRICULUM

|                     | Semester II                      |                            |         |          |           |         |        |  |  |  |  |
|---------------------|----------------------------------|----------------------------|---------|----------|-----------|---------|--------|--|--|--|--|
|                     |                                  |                            | I       | No. of   | f Hrs.    | / weel  | ζ.     |  |  |  |  |
| Course Code         | Course Name                      | Course Mode                | Lecture | Tutorial | Practical | Project | Credit |  |  |  |  |
| P18VLI2201          | Analog Integrated Circuit Design | 0                          |         | -        | 2         | -       | 4      |  |  |  |  |
| P18VLI2202          | VLSI Signal Processing           | Embedded –<br>Theory & Lab | 3       | -        | 2         | -       | 4      |  |  |  |  |
| P18VLI2203          | Low Power VLSI Design            | Embedded –<br>Theory & Lab | 3       | -        | 2         | -       | 4      |  |  |  |  |
| P18VLT2004          | Research Methodology<br>and IPR  | Theory                     | 3       | -        | -         | -       | 3      |  |  |  |  |
| P18VLE              | Elective II Theory               |                            | 3       | -        | -         | -       | 3      |  |  |  |  |
| P18VLE Elective III |                                  | Theory                     | 3       | -        | -         | -       | 3      |  |  |  |  |
|                     | TOTAL                            |                            | 18      | -        | 6         | -       | 21     |  |  |  |  |

| Semester III               |             |                     |                                             |   |         |        |    |  |
|----------------------------|-------------|---------------------|---------------------------------------------|---|---------|--------|----|--|
|                            |             |                     | No. of Hrs. / week                          |   |         |        |    |  |
| Course Code                | Course Name | Course Mode         | Lecture<br>Tutorial<br>Practical<br>Project |   | Project | Credit |    |  |
| P18VLP3701 Project Phase I |             | Project only course | -                                           | - | -       | 24     | 12 |  |
|                            | TOTAL       |                     | -                                           | - | -       | 24     | 12 |  |

| Semester IV                 |             |                     |                    |          |           |         |        |  |
|-----------------------------|-------------|---------------------|--------------------|----------|-----------|---------|--------|--|
|                             | Course Name |                     | No. of Hrs. / week |          |           |         |        |  |
| Course Code                 |             | Course Mode         | Lecture            | Tutorial | Practical | Project | Credit |  |
| P18VLP4701 Project Phase II |             | Project only course | -                  | -        | -         | 30      | 15     |  |
|                             | -           | -                   | -                  | 30       | 15        |         |        |  |
| Total Number of Credits     |             |                     |                    |          | 68        |         |        |  |

| Elective - I                  |                           |             |                  |          |           |         |        |  |  |
|-------------------------------|---------------------------|-------------|------------------|----------|-----------|---------|--------|--|--|
|                               |                           |             | No. of Hrs./week |          |           |         |        |  |  |
| Course Code Course Name       |                           | Course Mode | Lecture          | Tutorial | Practical | Project | Credit |  |  |
| P18VLE1001                    | Data Structures           | Theory      | 3                | -        | -         | -       | 3      |  |  |
| P18VLE1002                    | Machine learning for VLSI | Theory      | 3                | -        | -         | -       | 3      |  |  |
| P18VLE1003 Process Technology |                           | Theory      | 3                | _        | -         | -       | 3      |  |  |

| Elective - II |                                             |             |                  |          |           |         |        |  |
|---------------|---------------------------------------------|-------------|------------------|----------|-----------|---------|--------|--|
|               |                                             |             | No. of Hrs./week |          |           |         |        |  |
| Course Code   | Course Name                                 | Course Mode | Lecture          | Tutorial | Practical | Project | Credit |  |
| P18VLE2001    | System-on-Chip                              | Theory      | 3                | -        | -         | -       | 3      |  |
| P18VLE2002    | 18VLE2002Nano devices and<br>Circuit Design |             | 3                | -        | -         | -       | 3      |  |

| Elective - III                                   |                                     |        |                  |          |           |         |        |  |  |
|--------------------------------------------------|-------------------------------------|--------|------------------|----------|-----------|---------|--------|--|--|
|                                                  |                                     |        | No. of Hrs./week |          |           |         |        |  |  |
| Course Code                                      | ourse Code Course Name Co           |        | Lecture          | Tutorial | Practical | Project | Credit |  |  |
| P18VLE2003                                       | CAD for VLSI                        | Theory | 3                | -        | -         | -       | 3      |  |  |
| P18VLE2004                                       | Physical Design                     | Theory | 3                | -        | -         | -       | 3      |  |  |
| P18VLE2005                                       | VLSI for Wireless<br>Communications | Theory |                  | -        | -         | -       | 3      |  |  |
| P18VLE2006 Universal Verification<br>Methodology |                                     | Theory | 3                | -        | -         | -       | 3      |  |  |

## **SEMESTER I**

|                                       |   |   |   |   |   | Total | l |
|---------------------------------------|---|---|---|---|---|-------|---|
|                                       | L | T | Р | J | С | hours | 3 |
| P18VLI1201 - Digital CMOS VLSI Design |   |   |   |   |   | LP    |   |
|                                       |   |   |   |   |   |       |   |
|                                       | 3 | - | 2 | - | 4 | 45 30 | 0 |
|                                       |   |   |   |   |   |       |   |

| Course Outcome |                                                                                                                                                                                                                            |         |  |  |  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|
| СО             | Statements                                                                                                                                                                                                                 | K-Level |  |  |  |  |
| CO1            | Comprehend the static and dynamic behavior of MOSFETs by analyzing the various aspects of the MOS transistor model.                                                                                                        | K4      |  |  |  |  |
| CO2            | Apply the knowledge of digital logic to design static CMOS combinational and sequential circuitry, including the selection of appropriate transistors and flip-flops, and translate the logic diagram into a CMOS circuit. | К3      |  |  |  |  |
| CO3            | Describe the general processing technologies of CMOS integrated circuits.                                                                                                                                                  | K6      |  |  |  |  |

|                                                                 | CO/PO Mapping                                                                             |   |   |           |            |     |      |   |
|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------|---|---|-----------|------------|-----|------|---|
|                                                                 | (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak                      |   |   |           |            |     |      |   |
|                                                                 |                                                                                           |   |   | Program O | utcomes (P | Os) |      |   |
| COs                                                             | PO1         PO2         PO3         PO4         PO5         PO6         PE01         PE02 |   |   |           |            |     | PEO2 |   |
| CO1                                                             | S                                                                                         | S | М | М         |            |     | S    | S |
| CO2         S         S         M         M         S         M |                                                                                           |   |   |           |            | М   |      |   |
| CO3SSMMS                                                        |                                                                                           |   |   |           |            |     |      |   |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit                                                                                                                                                                                                                                                                    | Topics                                                                                                                                                                                                                                                                                                                                                                                                                                                          | No. of<br>Hours |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| I<br>MOS transistor theory:<br>Ideal I-V Characteristics, C-V Characteristics, CMOS inverter – DC<br>Characteristics, Noise Margin, Static load MOS inverters, NELS,<br>HMOS, Pass transistor, Transmission gate, tristate inverter, MOSFET M<br>Non-ideal I-V effects. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 10              |
| II                                                                                                                                                                                                                                                                      | CMOS circuit and layout design:         Combinational and Sequential Circuit Design, Basic physical design of simple gates, CMOS logic structures (Dynamic CMOS Logic, C2MOS Logic, CMOS and NP Domino                                                                                                                                                                                                                                                          | 8               |
| III                                                                                                                                                                                                                                                                     | Circuit characterization:<br>Resistance estimation, Capacitance estimation, delay time calculation,<br>principles of modelling the gate, Switching characteristics, CMOS gate<br>transistor sizing, Power dissipation, Scaling principles                                                                                                                                                                                                                       | 8               |
| IV                                                                                                                                                                                                                                                                      | CMOS Subsystem Design:<br>Data path operations - Adder, Comparator, Counter, Semiconductor memory<br>elements - SRAM, DRAM                                                                                                                                                                                                                                                                                                                                      | 9               |
| V                                                                                                                                                                                                                                                                       | <ul> <li>CMOS Technologies:</li> <li>Wafer Formation, Photolithography, Well and Channel Formation, Silicon Dioxide (SiO2), Oxidation, Isolation Gate Oxide, Gate and Source/Drain Formations, Contacts and Metallization, Passivation, SOI.</li> <li>Layout Design Rules:</li> <li>Design Rule Background, Micron and Lambda Design Rules</li> <li>Manufacturing Issues:</li> <li>Antenna Rules, Layer Density Rules, Resolution Enhancement Rules.</li> </ul> | 10              |

| References                                                                                          |
|-----------------------------------------------------------------------------------------------------|
| 1. "CMOS digital integrated circuits analysis and design", Kang Sung Mo and Leblebici Yusuf, McGrav |
| Hill, Revised 4th Edition, January 2019.                                                            |
|                                                                                                     |

 "Principles of CMOS VLSI Design: A systems perspective", Neil H. E. Weste, Kamran Eshraghian, Addison Wesley, 2nd Edition, 1999.

- "CMOS VLSI Design: A circuits & systems perspective", Neil H. E. Weste, David Harris, Addison Wesley, 4<sup>th</sup> Edition, 2010.
- 4. "Microchip Fabrication", Peter Van Zant, McGraw-Hill, International Edition, 5th Edition, 2005.

#### List of Lab Experiments

Sr. No Name of Practical

- 1. Introduction to layout design software Microwind / VIRTUOSO
- 2. To Study MOSIS (MOS Implementation System) layout Design Rules.
- 3. To Study and implement n-MOS / pMOS transistor and its V-I characteristic using Microwind / VIRTUOSO
- 4. To Study and implement CMOS Inverter using Microwind / VIRTUOSO
- 5. To Study and implement NAND, AND gate using Microwind / VIRTUOSO
- 6. To Study and implement NOR, OR gate using Microwind / VIRTUOSO
- 7. To Study and implement XNOR, XOR gate using Microwind / VIRTUOSO
- 8. Introduction to DSCH Software and Verilog.
- 9. To Study and implement 2:1 MUX CMOS layout
- 10. To Study and implement Half-Adder CMOS layout.
- 11. To Study and implement CMOS Ring Oscillator CMOS layout
- 12. To Study and implement Full Adder CMOS layout
- 13. To Study and implement Two bit Comparator CMOS layout.
- 14. To Study and implement Edge Triggered D-Flip Flop CMOS layout

| P18VLI1202 - High Level Digital Design | L | Т | Р | J | C<br>4 | To<br>hou<br>L |    |
|----------------------------------------|---|---|---|---|--------|----------------|----|
|                                        | 3 | - | 2 | - | 4      | 45             | 30 |

|     | Course Outcome                                                              |         |
|-----|-----------------------------------------------------------------------------|---------|
| СО  | Statements                                                                  | K-Level |
| CO1 | Describe digital design and apply digital logic to solve real life problems | K2      |
| CO2 | Illustrate and design the sequential logic circuits and do timing analysis  | K4      |
| CO3 | Describe FPGA, FIFO, and AMBA bus designs                                   | K6      |

|     | CO/PO Mapping                                                        |     |     |           |            |     |      |      |
|-----|----------------------------------------------------------------------|-----|-----|-----------|------------|-----|------|------|
|     | (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |     |     |           |            |     |      |      |
|     |                                                                      |     |     | Program O | utcomes (P | Os) |      |      |
| COs | PO1                                                                  | PO2 | PO3 | PO4       | PO5        | PO6 | PEO1 | PEO2 |
| CO1 | S                                                                    | М   | М   | S         |            |     |      | S    |
| CO2 | S                                                                    | М   | М   | S         |            |     | S    |      |
| CO3 | S                                                                    |     |     | М         | S          |     | S    |      |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit | Topics                                                                                                                                                                                                                                                                                                                                                                  | No. of<br>Hours |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| I    | Introduction: Digital System; VLSI design Flow<br>Combinational Design: Number System: Binary; 1's Complement; 2's<br>Complement. Single Precision, Double precision                                                                                                                                                                                                    | 5               |
| П    | <ul> <li>Arithmetic Circuits: Ripple Carry, Carry Look-Ahead, Carry Skip, Carry</li> <li>Increment, Tree Adder: Brent Kung, Sklansky, Kogge Stone Adder</li> <li>Datapath Functional Units: Comparator; Funnel Shifter, Multi Input Adder;<br/>Multiplier; Divider.</li> <li>Optimization: logic optimization techniques, Branch method, Petrick<br/>Methods</li> </ul> | 8               |
| III  | <ul> <li>Sequential Design: Latch; Flip-flops; scan Flip-flop; Registers Set; Design of counters</li> <li>FSM: Mealy Machine; Moore Machine; Mixed Machine, FSM optimization</li> </ul>                                                                                                                                                                                 | 8               |
| IV   | Timing Analysis: Foundry Library; Liberty format; Gates: PropagationDelays; Flops: Propagation Delay; Setup time; hold Time; contaminationdelay; Recovery time; Removal time; Clock frequency; Jitter; Skew (source& network latency); Timing Paths; Multi-input path; Clock Budget; Multi-Clock; Multi-Cycle Path; False Path; Retiming                                | 8               |
| V    | Introduction to FPGA: PLD; FPGA design flow, FPGA: Introduction to FPGA Boards, PLA, PLD, FPGA concepts and architecture                                                                                                                                                                                                                                                | 8               |
| VI   | Digital Design Application: FIFO Design-1; FIFO Design-2 [SNUG Papers]<br>AMBA Bus Specification: AHB; APB;AXI;Bridge                                                                                                                                                                                                                                                   | 8               |

- 1. https://onlinecourses.nptel.ac.in/noc21\_ee39/
- 2. "An Engineering Approach to Digital Design", Fletcher, Pearson Education India, 2015.
- "Rapid Prototyping of Digital Systems SOPC Edition", James O Hamblen, Tyson S Hall, Michael D Furman, Springer New York, NY ,2008.
- "Simulation and Synthesis Techniques for Asynchronous FIFO Design", Clifford E. Cummings [SNUG Paper]
- 5. "Simulation and Synthesis Techniques for Asynchronous FIFO Design with Asynchronous Pointer Comparisons", Clifford E Cummings, Peter Alfke [SNUG Paper]
- 6. ARM Specification [Latest]

#### List of Lab Experiments:

| Sr. No | Name of Practical                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.     | <ul> <li>Write Verilog program for the following combinational design along with test bench to verify the design:</li> <li>a. 2 to 4 decoder realization using NAND gates only (structural model)</li> <li>b. 8 to 3 encoder with priority and without priority (behavioural model)</li> <li>c. 8 to 1 multiplexer using case statement and if statements</li> <li>d. 4-bit binary to gray converter using 1-bit gray to binary converter 1-bit adder and subtractor</li> </ul>                                                   |
| 2.     | Model in Verilog for a full adder and add functionality to perform logical operations of XOR, XNOR, AND and OR gates. Write test bench with appropriate input patterns to verify the modeled behaviour.                                                                                                                                                                                                                                                                                                                           |
| 3.     | <ul> <li>Verilog 32-bit ALU shown in figure below and verify the functionality of ALU by selecting appropriate test patterns. The functionality of the ALU is presented in Table 1.</li> <li>a. Write test bench to verify the functionality of the ALU considering all possible input patterns</li> <li>b. The enable signal will set the output to required functions if enabled, if disabled all the outputs are set to tri-state</li> <li>c. The acknowledge signal is set high after every operation is completed</li> </ul> |

|     | Opcode(2:0)     32-bit ALU       Enable     Result[32:0]                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|     | Opcode(2:0)         ALU Operation         Remarks           000         A + B         Addition of two numbers         Both A and B are in two's complement format           001         A - B         Subtraction of two numbers         complement format                                                                                                                                                             |  |  |  |  |  |  |
|     | 010     A + 1     Increment Accumulator by 1     A is in two's complement       011     A - 1     Decrement accumulator by 1     format       100     A     True     Inputs can be in any format       101     A Complement     Complement       110     A OR B     Logical OR       111     A AND B     Logical AND       Table 1 ALU Functions                                                                       |  |  |  |  |  |  |
| 4.  | Write Verilog code for SR, D and JK and verify the flip flop.                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 5.  | Write Verilog code for 4-bit BCD synchronous counter.                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| 6.  | Write Verilog code for counter with given input clock and check whether it works as clock divider performing division of clock by 2, 4, 8 and 16. Verify the functionality of the code.                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 7.  | Write Verilog code for sequence detector 1011 using Mealy and Moore machine.                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| 8.  | Write Verilog code to design a mod-10 counter.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 9.  | Write a Verilog code to design a clock divider circuit that generates 1/2, 1/3rd and 1/4thclock from a given input clock. Port the design to FPGA and validate the functionality through oscilloscope.                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 10. | Interface a DC motor to FPGA and write Verilog code to change its speed and direction.                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 11. | Interface a Stepper motor to FPGA and write Verilog code to control the<br>Stepper motor rotation which in turn may control a Robotic Arm. External<br>switches to be used for different controls like rotate the Stepper motor (i)<br>+N steps if Switch no.1 of a Dip switch is closed (ii) +N/2 steps if Switch<br>no. 2 of a Dip switch is closed (iii) –N steps if Switch no. 3 of a Dip switch<br>is closed etc. |  |  |  |  |  |  |
| 12. | Design a FIFO using Verilog HDL                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 13. | Design an APB bridge using Verilog HDL                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |

| D19VI 11202 Marifaction of VI SI Circuits  | L | Т | Р | JC | С | Total<br>hours |
|--------------------------------------------|---|---|---|----|---|----------------|
| P18VLI1203 - Verification of VLSI Circuits |   |   |   |    |   | L P            |
|                                            | 3 | - | 2 | -  | 4 | 45 30          |

|     | Course Outcome                                                                                                                                                  |         |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| СО  | Statements                                                                                                                                                      | K-Level |
| CO1 | Describe types of verification, verification plan including assertions for the digital VLSI circuits.                                                           | K2      |
| CO2 | Apply verification environments and test cases for various designs and create reusable verification IP.                                                         | К3      |
| CO3 | Explain the coverage metrics for verification process, assertions, extensible verification components, software test environments, and post silicon validation. | K6      |

|     | CO/PO Mapping                                                        |     |     |           |             |     |      |      |
|-----|----------------------------------------------------------------------|-----|-----|-----------|-------------|-----|------|------|
|     | (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |     |     |           |             |     |      |      |
|     |                                                                      |     |     | Program C | Outcomes (P | Os) |      |      |
| COs | PO1                                                                  | PO2 | PO3 | PO4       | PO5         | PO6 | PEO1 | PEO2 |
| CO1 | S                                                                    |     | М   |           | М           |     | S    |      |
| CO2 | S                                                                    |     | М   |           |             |     | S    |      |
| CO3 | М                                                                    |     | М   | М         |             |     | S    |      |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit | Topics                                                                                                                                                                                                                                    | No. of<br>Hours |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
|      | Introduction: Verification Challenges, Productivity, Design for Verification,<br>Methodology                                                                                                                                              | 3               |
| Ι    | Types of Verifications & Approaches: Formal Verification, Property BasedVerification, Functional Verification, Rule Checking-Linting, Black BoxVerification, White Box Verification, Grey Box Verification                                | 3               |
|      | Verification Planning: Planning Process, Response Checking.                                                                                                                                                                               | 3               |
| П    | Assertions: Specifying Assertions, Assertions on Internal DUT Signals,<br>Assertions on External Interfaces, Assertion Coding Guidelines, Reusable<br>Assertion-Based, Qualification of Assertions                                        | 6               |
| 11   | <b>Test bench Infrastructure:</b> Testbench Architecture, Simulation Control, Data<br>and Transactions, Transactors, Transaction-Level Interfaces, Timing Interface,<br>Callback Methods, Ad-Hoc Testbenches, Legacy Bus-Functional Model | 6               |
|      | Stimulus and Response:GeneratingStimulus,ControllingRandomGeneration, Self-Checking Structures                                                                                                                                            | 4               |
| III  | Coverage-DrivenVerification:CoverageMetrics,CoverageModels,Functional CoverageImplementation,FeedbackMechanisms.                                                                                                                          | 6               |
|      | Assertions for Formal Tools: Model Checking and Assertions, Assertions on Data                                                                                                                                                            | 4               |
| IV   | System-Level Verification: Extensible Verification Components, XVCManager, System-Level Verification Environments, Verifying Transaction-Level Models, Hardware-Assisted Verification.                                                    | 4               |
|      | Processor Integration Verification: Software Test Environments, Structure of           Software Tests, Test Actions                                                                                                                       | 3               |
| V    | Post-Silicon SoC Validation: Introduction, Validation Activities, Planning forPost-Silicon Readiness, Post-Silicon Debug Infrastructure, Generation of Tests,Post-Silicon Debug                                                           | 3               |

- 1. Verification methodology manual for SystemVerilog, Janick Bergeron, Springer, 2006<sup>th</sup> edition, 2006.
- 2. Writing Testbenches using System Verilog, Janick Bergeron, Springer, 1st Edition, 2006.
- 3. Hardware Design Verification Simulation and Formal Method Based Approaches, William K. Lam, Pearson Prentice Hall; 1st edition, 2005.
- 4. A Roadmap for Formal Property Verification, Pallab Dasgupta, Springer, 2006
- 5. https://www.coursera.org/learn/fpga-hardware-description-languages

#### Lab Experiments

- 1. System Verilog for Adders
- 2. System Verilog for Flip Flops
- 3. System Verilog for Memory
- 4. System Verilog for Sequence Detectors
- 5. System Verilog for Interface Communication (Anyone bus protocol UART, SPI, I2C)
- 6. Systems Verilog for Bus Protocols (Anyone bus protocol APB, AHB, ASB)

| P18VLP1504 - Scripting for VLSI | L | Т | Р | J | С | Total<br>hours<br>L P |
|---------------------------------|---|---|---|---|---|-----------------------|
|                                 | - | - | 4 | - | 2 | - 60                  |

|     | Course Outcome                                                                             |         |
|-----|--------------------------------------------------------------------------------------------|---------|
| СО  | Statements                                                                                 | K-Level |
| CO1 | Experiment shell scripts programmatically using different features and debugging the code. | K4      |
| CO2 | Experiment TCL scripts for VLSI for analysis of area, power and time.                      | K4      |
| CO3 | Experiment PERL scripts that create and change scalar, array and hash variables.           | K4      |

|     | CO/PO Mapping                                                        |     |     |           |            |     |      |      |
|-----|----------------------------------------------------------------------|-----|-----|-----------|------------|-----|------|------|
|     | (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |     |     |           |            |     |      |      |
|     |                                                                      |     |     | Program O | utcomes (P | Os) |      |      |
| COs | PO1                                                                  | PO2 | PO3 | PO4       | PO5        | PO6 | PEO1 | PEO2 |
| CO1 | S                                                                    |     | -   | S         | М          |     | S    | М    |
| CO2 | S                                                                    |     | -   | S         | М          |     | S    | М    |
| CO3 | S                                                                    |     | -   | S         | М          |     | S    | М    |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit | Topics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | No. of<br>Hours |  |  |  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|
| Ι    | Linux: Introduction to Linux – Linux OS structure – Types of Kernels– Linux<br>Commands - sed – grep - awk                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 15              |  |  |  |
| II   | <b>TCL Scripting:</b> Strings – Lists – Array – Procedures - Loop Statements -<br>Decision statements – Dictionary - File Handling - Regular Expressions &<br>Regular Substitutions Namespaces - File Manipulations -Error Handling –<br>Examples – Application of TCL in VLSI Tools                                                                                                                                                                                                                                                                              |                 |  |  |  |
|      | <b>Perl Scripting:</b><br>Introduction to PERL – Comments - Reading from Standard Input - Writing to                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                 |  |  |  |
|      | Standard Output - Scalar Variables – Numbers and Strings - Use of Single<br>Quotes and Double Quotes - Escape Sequence and its Usage - Use of 'chop'<br>and 'chomp' functions                                                                                                                                                                                                                                                                                                                                                                                     |                 |  |  |  |
|      | Conditional Statements - Simple IF Statements - Simple IF ELSE<br>Statements - Multilevel IF ELSE Statements - Looping Statements - FOR<br>Loop - FOREACH Loop - WHILE Loop - DO WHILE Loop - DO<br>UNTIL Loop - Additional Control Statements - UNLESS Statements - UNTIL<br>Statements                                                                                                                                                                                                                                                                          |                 |  |  |  |
|      | Loop Control Statements - LAST statement - NEXT statement - REDO statement - CONTINUE statement - Command Line Arguments                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 |  |  |  |
| III  | Arithmetic Operators - Comparison Operators - Numbers and Strings -<br>Logical Operators - Assignment Operators - Concatenation Operators -<br>Conditional Operators - String Repetition Operators                                                                                                                                                                                                                                                                                                                                                                | 12              |  |  |  |
|      | <b>Array Variables</b> – Definition - Accessing the Elements of an Array Variable -<br>String Substitution- Ranges and Expressions - Copying Arrays - Array within<br>Array - Size and Maximum Index of an Array - Using Array Slices - Reading<br>an Array from Standard Input - PUSH function - POP function - SHIFT<br>function - UNSHIFT function - REVERSE function - SORT function -<br>Splitting and Merging the Arrays                                                                                                                                    |                 |  |  |  |
|      | <b>File Handling</b> - Opening and Closing a File - Different types of File Modes -<br>Reading the contents from file - Use of 'die' and 'warn' statements - Reading<br>file to array variables - Writing the contents to the file - Standard error file -<br>Status of a File - File Test Operators - Introduction to Hash Variables -<br>Definition of Hash Variables - Accessing the Hash Variables - Adding the<br>elements to the Hash Variable - Removing the elements from the Hash<br>Variable - KEYS function - VALUES function - EACH function - EXISTS |                 |  |  |  |

| Subroutines: Defining and Invoking a Subroutine - Forward Referencing -         Passing parameters to the Subroutine - Returning a Value from Subroutine -         BEGIN predefined function - END predefined function -AUTOLOAD         predefined function. Use of 'strict' pragma - Defining the scope of Variables -         MY, OUR and LOCAL         Regular Expressions: Pattern Matching - Binding Operator (Match Operator) -         Use of Metacharacters - Anchors - Alternatives - Character Range Escape         Sequences - Understanding 5, S' and Se. Quantifiers-Specifying Choices -         Reusing Portions of Patterns -Pattern Sequence Scalar Variables-Pattern         Matching Options-Finding the Match Location - Substitution Operator -         Translation Operator         Introduction to References: Using the Backslash Operators - References to         Subroutines - Special Array Indices - Use of Default Variables - "\$_" and '@'         Understanding Packages and Libraries: 'use' and 'require'' functions -         % INC and @INC Variables - Concepts of Modularity         Process Management: "system" function and interacting with the shell -         "exce" function - %ENV hash variable- Use of back quotes         Introduction to PERL OOPS - Working with Objects - Turning tasks into         OO Programs - OOPS Terminologies - Creating Constructor - Considering Inheritance - Providing Attributes - Creating Methods - Distinguishing class and object methods - Get-Set Methods - Class Attributes - Privatizing the Methods - Utility                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    | function - DELETE function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Use of Metacharacters – Anchors – Alternatives - Character Range Escape<br>Sequences - Understanding S', S' and S& -Quantifiers-Specifying Choices -<br>Reusing Portions of Patterns -Pattern Sequence Scalar Variables-Pattern<br>Matching Options-Finding the Match Location - Substitution Operator -<br>Translation Operator         Introduction to References: Using the Backslash Operators - References to<br>Subroutines - Special Array Indices - Use of Default Variables – 'S_' and '@_'         Understanding Packages and Libraries: "use" and "require" functions -<br>%INC and @INC Variables - Concepts of Modularity         Process Management: "system" function and interacting with the shell -<br>"exce" function to PERL OOPS - Working with Objects - Turning tasks into<br>OO Programs - OOPS Terminologies - Creating Own classes - 'REF' Operator -<br>'BLESS' Method - Storing Attributes - Creating Constructor - Considering<br>Inheritance - Providing Attributes - Creating Methods - Distinguishing class<br>and object methods - Get-Set Methods - Class Attributes - Privatizing the<br>Methods - Utility Methods - Destructor - Complete Class - Adding new<br>methods - Overriding methods - Files and Log Files - Regular Expression on<br>various patterns. Arrays of Arrays - Arrays of Hashes - Hashes of Hashes -<br>Hashes of Arrays         Python Programming: Introduction – Datatypes – Constructs – List – Tuples<br>– Dictionary – Strings – Regular Expressions – Handling Text, CSV, XML,<br>JSON files – Functions – Lambda functions - @ARGV array command line<br>arguments - ARGV and the Shift functions - Array Built-in Functions -<br>Functions: grep, split, join, slice, pop, push - Functions: shift, unshift, reverse,<br>sort, chop, chomp - Associative Array Function<br>- Uvm RAL Model Creation Script - Regression result spreadsheet creation<br>- UVM RAL Model Creation Script - Regression result spreadsheet creation -<br>Regression result HTML creation - Recursive directory |    | <b>Subroutines</b> : Defining and Invoking a Subroutine - Forward Referencing -<br>Passing parameters to the Subroutine - Returning a Value from Subroutine -<br>BEGIN predefined function - END predefined function -AUTOLOAD<br>predefined function. Use of 'strict' pragma - Defining the scope of Variables –                                                                                                                                                                                                                                       |    |
| Subroutines - Special Array Indices - Use of Default Variables - '\$_' and '@_'         Understanding Packages and Libraries: "use" and "require" functions -<br>%INC and @INC Variables - Concepts of Modularity         Process Management: "system" function and interacting with the shell -<br>"exec" function - %ENV hash variable- Use of back quotes         Introduction to PERL OOPS - Working with Objects - Turning tasks into<br>OO Programs - OOPS Terminologies - Creating own classes - 'REF' Operator -<br>'BLESS' Method - Storing Attributes - Creating Constructor - Considering<br>Inheritance - Providing Attributes - Creating Methods - Distinguishing class<br>and object methods - Get-Set Methods - Class Attributes - Privatizing the<br>Methods - Utility Methods - Destructor - Complete Class - Adding new<br>methods - Overriding methods - Files and Log Files - Regular Expression on<br>various patterns. Arrays of Arrays - Arrays of Hashes - Hashes of Hashes -<br>Hashes of Arrays         Python Programming: Introduction - Datatypes - Constructs - List - Tuples<br>- Dictionary - Strings - Regular Expressions - Handling Text, CSV, XML,<br>JSON files - Functions - Lambda functions - @ARGV array command line<br>arguments - ARGV and the Shift functions - Array Built-in Functions -<br>Functions: grep, split, join, slice, pop, push - Functions: shift, unshift, reverse,<br>sort, chop, chomp - Associative Array Functions         IV       Object oriented Python: Classes - my function - objects, methods -<br>destructors - Inheritance -Derives classes.         Python for VLSI: Setting up regression - Creating Testbench Environment<br>Structure -Developing testcases - Handling regression logs - Makefile creation -<br>Regression result HTML creation - Recursive directory manipulation                                                                                                                                                                                             |    | Use of Metacharacters – Anchors – Alternatives - Character Range Escape<br>Sequences - Understanding \$`, \$' and \$& -Quantifiers-Specifying Choices -<br>Reusing Portions of Patterns -Pattern Sequence Scalar Variables-Pattern<br>Matching Options-Finding the Match Location - Substitution Operator -                                                                                                                                                                                                                                             |    |
| %INC and @INC Variables - Concepts of Modularity         Process Management: "system" function and interacting with the shell -<br>"exec" function - %ENV hash variable- Use of back quotes         Introduction to PERL OOPS - Working with Objects - Turning tasks into<br>OO Programs - OOPS Terminologies - Creating own classes - "REF" Operator -<br>'BLESS' Method - Storing Attributes - Creating Constructor - Considering<br>Inheritance - Providing Attributes - Creating Methods - Distinguishing class<br>and object methods - Get-Set Methods - Class Attributes - Privatizing the<br>Methods - Utility Methods - Destructor - Complete Class - Adding new<br>methods - Overriding methods - Files and Log Files - Regular Expression on<br>various patterns. Arrays of Arrays - Arrays of Hashes - Hashes of Hashes -<br>Hashes of Arrays         Python Programming: Introduction - Datatypes - Constructs - List - Tuples<br>- Dictionary - Strings - Regular Expressions - Handling Text, CSV, XML,<br>JSON files - Functions - Lambda functions - @ARGV array command line<br>arguments - ARGV and the Shift functions - Array Built-in Functions -<br>Functions: grep, split, join, slice, pop, push - Functions: shift, unshift, reverse,<br>sort, chop, chomp - Associative Array Functions<br>Object oriented Python: Classes - my function - objects, methods -<br>destructors - Inheritance -Derives classes.       15         IV       Structure -Developing testcases - Handling regression logs - Makefile creation<br>- UVM RAL Model Creation Script - Regression result spreadsheet creation -<br>Regression result HTML creation - Recursive directory manipulation                                                                                                                                                                                                                                                                                                                                                         |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |
| "exec" function - %ENV hash variable- Use of back quotes         Introduction to PERL OOPS - Working with Objects - Turning tasks into         OO Programs - OOPS Terminologies - Creating own classes - 'REF' Operator -         'BLESS' Method - Storing Attributes - Creating Constructor - Considering         Inheritance - Providing Attributes - Creating Methods - Distinguishing class         and object methods - Get-Set Methods - Class Attributes - Privatizing the         Methods - Utility Methods - Destructor - Complete Class - Adding new         methods - Overriding methods - Files and Log Files - Regular Expression on         various patterns. Arrays of Arrays - Arrays of Hashes - Hashes of Hashes -         Hashes of Arrays         Python Programming: Introduction - Datatypes - Constructs - List - Tuples         - Dictionary - Strings - Regular Expressions - Handling Text, CSV, XML,         JSON files - Functions - Lambda functions - @ARGV array command line         arguments - ARGV and the Shift functions - Array Built-in Functions -         Functions: grep, split, join, slice, pop, push - Functions: shift, unshift, reverse,         sort, chop, chomp - Associative Array Functions         Object oriented Python: Classes - my function - objects, methods -         destructure - Inheritance -Derives classes.         Python for VLSI: Setting up regression - Creating Testbench Environment         Structure - Developing testcases - Handling regression logs - Makefile creation -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |
| OO Programs - OOPS Terminologies - Creating own classes - 'REF' Operator -         'BLESS' Method - Storing Attributes - Creating Constructor - Considering         Inheritance - Providing Attributes - Creating Methods - Distinguishing class         and object methods - Get-Set Methods - Class Attributes - Privatizing the         Methods - Utility Methods - Destructor - Complete Class - Adding new         methods - Overriding methods - Files and Log Files - Regular Expression on         various patterns. Arrays of Arrays - Arrays of Hashes - Hashes of Hashes -         Hashes of Arrays         Python Programming: Introduction - Datatypes - Constructs - List - Tuples         - Dictionary - Strings - Regular Expressions - Handling Text, CSV, XML,         JSON files - Functions - Lambda functions - @ARGV array command line         arguments - ARGV and the Shift functions - Array Built-in Functions -         Functions: grep, split, join, slice, pop, push - Functions: shift, unshift, reverse,         sort, chop, chomp - Associative Array Functions         Object oriented Python: Classes - my function - objects, methods -         destructors - Inheritance -Derives classes.         Python for VLSI: Setting up regression - Creating Testbench Environment         Structure -Developing testcases - Handling regression logs - Makefile creation -         - UVM RAL Model Creation Script - Regression result spreadsheet creation -         Regression result HTML creation - Recursive directory manipulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |
| Python Programming:Introduction – Datatypes – Constructs – List – Tuples<br>– Dictionary – Strings – Regular Expressions – Handling Text, CSV, XML,<br>JSON files – Functions – Lambda functions - @ARGV array command line<br>arguments - ARGV and the Shift functions - Array Built-in Functions -<br>Functions: grep, split, join, slice, pop, push - Functions: shift, unshift, reverse,<br>sort, chop, chomp - Associative Array Functions15IVSolect oriented Python:<br>Classes - my function - objects, methods –<br>destructors – Inheritance -Derives classes.<br>Python for VLSI:<br>Setting up regression - Creating Testbench Environment<br>Structure -Developing testcases - Handling regression logs - Makefile creation<br>- UVM RAL Model Creation Script - Regression result spreadsheet creation -<br>Regression result HTML creation - Recursive directory manipulation15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    | OO Programs - OOPS Terminologies - Creating own classes - 'REF' Operator -<br>'BLESS' Method - Storing Attributes - Creating Constructor - Considering<br>Inheritance - Providing Attributes - Creating Methods - Distinguishing class<br>and object methods - Get-Set Methods - Class Attributes - Privatizing the<br>Methods - Utility Methods - Destructor - Complete Class - Adding new<br>methods - Overriding methods - Files and Log Files - Regular Expression on<br>various patterns. Arrays of Arrays - Arrays of Hashes - Hashes of Hashes - |    |
| Object oriented Python: Classes - my function - objects, methods –         destructors – Inheritance -Derives classes.         Python for VLSI: Setting up regression - Creating Testbench Environment         Structure -Developing testcases - Handling regression logs - Makefile creation         - UVM RAL Model Creation Script - Regression result spreadsheet creation -         Regression result HTML creation - Recursive directory manipulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | <b>Python Programming:</b> Introduction – Datatypes – Constructs – List – Tuples<br>– Dictionary – Strings – Regular Expressions – Handling Text, CSV, XML,<br>JSON files – Functions – Lambda functions - @ARGV array command line<br>arguments - ARGV and the Shift functions - Array Built-in Functions -<br>Functions: grep, split, join, slice, pop, push - Functions: shift, unshift, reverse,                                                                                                                                                    |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | IV | <ul> <li>Object oriented Python: Classes - my function - objects, methods – destructors – Inheritance -Derives classes.</li> <li>Python for VLSI: Setting up regression - Creating Testbench Environment Structure -Developing testcases - Handling regression logs - Makefile creation - UVM RAL Model Creation Script - Regression result spreadsheet creation -</li> </ul>                                                                                                                                                                           | 15 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 6  |

- 1. Programming Perl, Tom Christiansen, brian d foy, Larry Wall, Jon Orwant, 4th Edition, O'Reilly Media, Inc. February 2012,
- 2. Learning Linux Shell Scripting: Leverage the power of shell scripts to solve real-world problems, Ganesh Sanjiv Naik Ganesh Naik , 2nd Edition, Packtpub.
- 3. Mastering Linux Shell Scripting : A practical guide to Linux command-line, Bash scripting, and Shell programming, Andrew Mallett, 2nd Edition, Packtpub.
- 4. Beginning Linux Programming, Neil Matthew, Richard Stones, 4th edition, Wrox, 2007
- 5. Practical Programming in Tcl and Tk, Brent Welch, Ken Jones, Pearson; 4th edition, 2003.

#### Weblinks

- https://github.com/UdayaShankarS/TCL-Scripting
- <u>https://github.com/michaelfromyeg/makefiles</u>
- <u>https://github.com/learnbyexample/Perl\_intro</u>

#### List of Experiments:

| Sr. No | Name of Practical               |
|--------|---------------------------------|
| 1.     | Linux Commands                  |
| 2.     | Shell Scripting                 |
| 3.     | TCL and TK scripting            |
| 4.     | Makefile                        |
| 5.     | Perl Programming and examples   |
| 6.     | Python programming and examples |

| D19VI D1505 Drofogsional Skill Development  | L | Т | Р | J | С | To<br>hou |   |
|---------------------------------------------|---|---|---|---|---|-----------|---|
| P18VLP1505 - Professional Skill Development |   |   |   |   |   | L         | Р |
|                                             | - | - | 2 | - | 1 | -         | - |

|     | Course Outcome                      |         |
|-----|-------------------------------------|---------|
| СО  | Statements                          | K-Level |
| CO1 | Illustrate the soft skills          | K2      |
| CO2 | Illustrate the aptitude skills      | K3      |
| CO3 | Illustrate the communication skills | K3      |

| CO/PO Mapping                                                        |                        |     |     |     |     |     |      |      |
|----------------------------------------------------------------------|------------------------|-----|-----|-----|-----|-----|------|------|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |                        |     |     |     |     |     |      |      |
|                                                                      | Program Outcomes (POs) |     |     |     |     |     |      |      |
| COs                                                                  | PO1                    | PO2 | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |
| CO1                                                                  |                        |     |     |     |     | М   |      | S    |
| CO2                                                                  |                        |     |     |     |     | М   |      | S    |
| CO3                                                                  |                        |     |     |     |     | М   |      | S    |

| Topics                                                                            | No. of<br>Hours                                                                                                        |
|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Peer interviews, mock interviews.                                                 |                                                                                                                        |
| Logical reasoning, mathematical aptitude, domain specific problem-solving skills. | 12                                                                                                                     |
| Seminar                                                                           |                                                                                                                        |
| -                                                                                 | Peer interviews, mock interviews.<br>Logical reasoning, mathematical aptitude, domain specific problem-solving skills. |

- 1. Quantitative Aptitude for Competitive Examinations., R S Aggarwal., S Chand, 2017.
- 2. Cracking the coding interview: 189 programming questions and solutions., McDowell, Gayle Laakmann. CareerCup, LLC, 2015.
- 3. Domain specific tools and online resources.

## ELECTIVE - I

|                              | L | Т | Р | J | С | Total<br>hours |   |
|------------------------------|---|---|---|---|---|----------------|---|
| P18VLE1001 - Data Structures |   |   |   |   |   | L              | Р |
|                              | 3 | - | - | - | 3 | 45             | - |

| Course Outcome |                                                                                                                 |         |  |  |  |
|----------------|-----------------------------------------------------------------------------------------------------------------|---------|--|--|--|
| СО             | Statements                                                                                                      | K-Level |  |  |  |
| CO1            | Demonstrate programs for implementation of linked lists, stack and queues.                                      | К3      |  |  |  |
| CO2            | Demonstrate programs for implementation of binary search tree, sorting and searching, dictionary and Hash Table | К3      |  |  |  |
| CO3            | Demonstrate programs for graphs and shortest path techniques.                                                   | K3      |  |  |  |

| CO/PO Mapping                                                        |                        |     |     |     |     |     |      |      |
|----------------------------------------------------------------------|------------------------|-----|-----|-----|-----|-----|------|------|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |                        |     |     |     |     |     |      |      |
|                                                                      | Program Outcomes (POs) |     |     |     |     |     |      |      |
| COs                                                                  | PO1                    | PO2 | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |
| CO1                                                                  | S                      |     | -   | S   | М   |     | S    | М    |
| CO2                                                                  | S                      |     | -   | S   | М   |     | S    | М    |
| CO3                                                                  | S                      |     | -   | S   | М   |     | S    | М    |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Uni | t Topics                                                                                         | No. of Hours      |  |  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------|-------------------|--|--|--|--|--|
|     | Algorithm specification and analysis techniques: Analysis of recursive                           |                   |  |  |  |  |  |
| Ι   | programs. Solving recurrence equations. General solution for a large class of                    | 4                 |  |  |  |  |  |
|     | recurrences.                                                                                     |                   |  |  |  |  |  |
| II  | Elementary data structures: Implementation of Array, lists, stacks, queues,                      | 17                |  |  |  |  |  |
|     | Trees                                                                                            | 1,                |  |  |  |  |  |
| III | Sorting & Searching: Bubble, selection, insertion, Quick sort, heap sort,                        | 10                |  |  |  |  |  |
|     | merge sort. Linear search and binary search.                                                     | 12                |  |  |  |  |  |
|     | Hash Tables and Graph: Hashing and Dictionaries. Representation of                               |                   |  |  |  |  |  |
| IV  | graphs. Depth First Searching. Breadth First Searching, Minimum cost                             | 12                |  |  |  |  |  |
|     | spanning tree. Single source shortest paths and all-pairs shortest path                          |                   |  |  |  |  |  |
| Ref | erences                                                                                          |                   |  |  |  |  |  |
| 1.  | "Data Structures& Algorithms", Aho, Hopcroft and Ulmann, Pearson, 1st edition. 1                 | 982.              |  |  |  |  |  |
| 2.  | "Data structures and algorithm analysis in C", Mark Allen Weiss, Pearson Edu                     | cation India; 2nd |  |  |  |  |  |
|     | edition, 2002.                                                                                   |                   |  |  |  |  |  |
| 3.  | 3. "Computer Algorithms", Ellis Horowitz, Sartaj Sahni, Sanguthevar Rajasekaran, Silicon Pr; 2nd |                   |  |  |  |  |  |
| 1   | edition,2007.                                                                                    |                   |  |  |  |  |  |
| 4.  | Introduction to Algorithms - Thomas H. Cormen, Charles E. Leiserson, Ronald                      | d L. Rivest. MIT  |  |  |  |  |  |
|     | Press., The MIT Press; 3rd edition, 2009                                                         |                   |  |  |  |  |  |

|                                               | L | Т | Р | J | С | Total<br>hours |   |
|-----------------------------------------------|---|---|---|---|---|----------------|---|
| P18VLE1002 - Machine Learning for VLSI Design |   |   |   |   |   | L              | Р |
|                                               | 3 | - | - | - | 3 | 45             | - |

|     | Course Outcome                                                                            |         |  |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------|---------|--|--|--|--|--|
| СО  | Statements                                                                                | K-Level |  |  |  |  |  |
| CO1 | Identify the goals, applications, types and design issues of machine learning techniques. | K2      |  |  |  |  |  |
| CO2 | Analyse different machine learning algorithms.                                            | K3      |  |  |  |  |  |
| CO3 | Describe machine learning in VLSI computer-aided design.                                  | К3      |  |  |  |  |  |

| CO/PO Mapping                                                        |                        |     |     |     |     |     |      |      |
|----------------------------------------------------------------------|------------------------|-----|-----|-----|-----|-----|------|------|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |                        |     |     |     |     |     |      |      |
|                                                                      | Program Outcomes (POs) |     |     |     |     |     |      |      |
| COs                                                                  | PO1                    | PO2 | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |
| CO1                                                                  | S                      | S   |     | М   | М   | М   |      |      |
| CO2                                                                  |                        | S   | S   | S   | S   | М   |      |      |
| CO3                                                                  |                        | S   | S   | S   | S   | М   |      |      |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit | Topics                                                                     | No. of<br>Hours |
|------|----------------------------------------------------------------------------|-----------------|
|      | Linear and Logistic Regression                                             |                 |
| Ι    | Introduction: Aims and applications of machine learning, learning systems, | 9               |
|      | various aspects of developing a learning system                            |                 |

|          | Linear and Logistic Regression                                                  |         |
|----------|---------------------------------------------------------------------------------|---------|
|          | : Linear regression, Decision trees, overfitting                                |         |
|          | <b>Instance based learning:</b> Instance based learning, Feature reduction,     |         |
| Π        | Collaborative filtering-based recommendation.                                   | 9       |
| п        | Bayesian learning: Probability and Bayes learning                               |         |
|          | Logistic Regression & Neural Network:                                           |         |
|          | Logistic Regression, Support Vector Machine, Kernel function and Kernel         |         |
| III      | SVM                                                                             | 9       |
|          | Neural network: Perceptron, multilayer network, backpropagation,                |         |
|          | introduction to deep neural network                                             |         |
|          | Computational learning: Computational learning theory, PAC learning             |         |
| IV       | model, Sample complexity, VC Dimension, Ensemble learning                       | 9       |
|          | Clustering: k-means, adaptive hierarchical clustering, Gaussian mixture         | -       |
|          | model                                                                           |         |
|          | Machine Learning in VLSI Design: A Taxonomy for Machine Learning in             |         |
|          | VLSI Design                                                                     |         |
| V        | Machine Learning for Lithographic Process Models: Masks, and Physical           | 9       |
|          | Design, Yield Enhancements, Machine Learning based Aging Analysis               |         |
|          | Machine Learning Hardware: Energy-Efficient Design of Advanced                  |         |
|          | Machine Learning Hardware                                                       |         |
| Referen  | ces                                                                             |         |
| 1. Patte | rn Recognition and Machine Learning. Berlin: Springer-Verlag., Bishop, C., 200  | )6.     |
| 2. Intro | duction to Machine Learning, Ethem Alpaydin, PHI,2006.                          |         |
| 3. The   | Elements of Statistical Learning Data Mining, Inference, and Prediction, Trevor | Hastie, |
| Robe     | ert Tibshirani, Jerome Friedman, Second Edition, 2009.                          |         |
| 4. Mac   | hine Learning in VLSI Computer-Aided Design., Elfadel, Ibrahim M., Duane S.     | Boning, |
|          | Xin Li, eds, Springer, 2019.                                                    | 0       |
| and      |                                                                                 |         |

|                                 | L  | Т | Р | J | С | Tot<br>hou |   |
|---------------------------------|----|---|---|---|---|------------|---|
| P18VLE1003 - PROCESS TECHNOLOGY | SY |   | L | Р |   |            |   |
|                                 | 3  | - | - | - | 3 | 45         | - |

|     | Course Outcome                                                                                                                  |         |
|-----|---------------------------------------------------------------------------------------------------------------------------------|---------|
| СО  | Statements                                                                                                                      | K-Level |
| CO1 | Explain the basics of semiconductor processing, lithography techniques and oxidation techniques, Si-SiO2 interface, and defects | K2      |
| CO2 | Extend the qualitative concepts of Ion Implantation, Diffusion Metallization and<br>Outline the MOS process Integration         | K2      |
| CO3 | Analyse the complete flow of thin film deposition                                                                               | K4      |

|     |           |              | CO           | /PO Mapp  | ing         |           |          |      |
|-----|-----------|--------------|--------------|-----------|-------------|-----------|----------|------|
|     | (S/M/W in | dicates stre | ength of cor | relation) | S-Strong, N | M-Medium, | , W-Weak |      |
|     |           |              | ]            | Program O | utcomes (P  | Os)       |          |      |
| COs | PO1       | PO2          | PO3          | PO4       | PO5         | PO6       | PEO1     | PEO2 |
| CO1 | М         | S            | S            |           |             |           | S        |      |
| CO2 | М         | S            | S            |           |             |           | S        |      |
| CO3 | М         | S            | S            |           |             |           | S        | М    |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit    | Topics                                                                                                                                                                                                                                                                                                                                                                                                                                                | No. of Hours   |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Ι       | <b>CRYSTAL GROWTH &amp; LITHOGRAPHY:</b> Introduction to Semiconductor<br>Manufacturing and fabrication, Clean Room types and Standards, Physics of<br>the Crystal growth, wafer fabrication and basic properties of silicon wafers.<br>Photolithographic Process, Photomask Fabrication, Comparison between<br>positive and negative photoresists, Exposure Systems, Characteristics of<br>Exposure Systems, E-beam Lithography, X- ray lithography. | 12             |
| II      | <b>OXIDATION:</b> Oxidation process, techniques and systems, Modeling Oxidation, Masking Properties of Silicon Dioxide, Si-SiO2 Interface, Thin Oxides Oxide properties, Redistribution of Dopant At interface, Oxidation of Poly Silicon, Oxidation inducted Defects.                                                                                                                                                                                | 9              |
| III     | DIFFUSION, ION IMPLANTATION & METALLIZATION<br>Deposition process, Polysilicon, plasma assisted Deposition, Models of<br>Diffusion in Solids, Flick's one Dimensional Diffusion Equation – Atomic<br>Diffusion Mechanism – Measurement techniques – Range Theory- Implant<br>equipment. Annealing Shallow junction – High energy implantation – Physical<br>vapors Deposition – Patterning                                                            | 9              |
| IV      | <b>THIN FILM DEPOSITION</b><br>Chemical Vapor Deposition, Physical Vapor Deposition, Epitaxy, Metal<br>Interconnections and Contact Technology, Silicides and Multilayer-Contact<br>Technology, Copper Interconnects and Damascene Processes, Wafer Thinning<br>and Die Separation, Die Attachment, Wire Bonding, Packages, Yield.                                                                                                                    | 9              |
| V       | MOS PROCESS INTEGRATION: Basic MOS Device Considerations, MOS<br>Transistor Layout and Design Rules, Complementary MOS (CMOS)<br>Technology.                                                                                                                                                                                                                                                                                                          | 6              |
| Refere  | nces                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1              |
|         | SI technology, S.M. Sze, Tata McGraw-Hill, Second Edition, 2017                                                                                                                                                                                                                                                                                                                                                                                       |                |
|         | oduction to microelectronic fabrication, R.C. Jaeger, Prentice Hall, Second Edition                                                                                                                                                                                                                                                                                                                                                                   |                |
| 3. Sili | con VLSI Technology: fundamentals practice and Modeling, James D Plumm                                                                                                                                                                                                                                                                                                                                                                                | er, Michael D. |

Deal, Peter B.Griffin, Prentice Hall India, 2009.

## SEMESTER II

|                                               | L | Т | Р | J | С   | Total<br>hours |
|-----------------------------------------------|---|---|---|---|-----|----------------|
| P18VLI2201 - Analog Integrated Circuit Design |   |   |   |   | L P |                |
|                                               | 3 | - | 2 | - | 3   | 45 30          |

|     | Course Outcome                                                                                                            |         |
|-----|---------------------------------------------------------------------------------------------------------------------------|---------|
| СО  | Statements                                                                                                                | K-Level |
| CO1 | To learn modeling, analysis, and design of analog circuits using CMOS technologies.                                       | K4      |
| CO2 | Identify the principles of analog circuits and apply the techniques for the design<br>of CMOS analog integrated circuits. | K1      |
| CO3 | Apply the methods learned in the class to design and implement practical projects                                         | K3      |

|     |           |              | CO           | /PO Mapp  | ing         |          |          |      |
|-----|-----------|--------------|--------------|-----------|-------------|----------|----------|------|
|     | (S/M/W in | dicates stre | ength of con | relation) | S-Strong, N | M-Medium | , W-Weak |      |
|     |           |              |              | Program O | utcomes (P  | Os)      |          |      |
| COs | PO1       | PO2          | PO3          | PO4       | PO5         | PO6      | PEO1     | PEO2 |
| CO1 | S         |              | М            |           | М           |          | S        |      |
| CO2 | S         |              | М            |           |             |          | S        |      |
| CO3 | М         |              | М            | М         |             |          | S        |      |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit | Topics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | No. of<br>Hours |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Ι    | <b>CMOS Amplifiers:</b><br>Amplification – need for amplification, basic concepts, Important performance<br>parameters – Analog Design Octagon, Common Source (CS) Amplifier-<br>Derivation for Av and comparison of CS Amplifier with: Passive resistor load,<br>MOSFET/Diode-Connected/Active load, Current source load - Common Drain<br>Amplifier (or Source Follower)-Derivation for Av and comparison of CD<br>Amplifier with: Passive resistor load, MOSFET/Diode-Connected /Active load,<br>Current source load - Common Gate Amplifier-Derivation for Av and<br>comparison of CG Amplifier with: Passive resistor load, MOSFET/Diode-<br>Connected/Active load, Current source load - The Push-Pull Amplifier, Noise<br>and Distortion in Amplifiers-A class AB Amplifier - Modeling Amplifier Noise<br>The Source Coupled Pair- Current Source Load, Common-Mode Rejection Ratio,<br>Noise, Matching Considerations. The Source Cross-Coupled Pair-Current Source | 09              |
|      | Load Cascode Loads, Wide-Swing Differential Amplifiers, Current Differential<br>Amplifier, Constant Transconductance Diff-Amp.<br>Frequency Response & Noise characteristics of Amplifiers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                 |
| П    | Introduction, Frequency response of single stage amplifiers, Frequency response<br>of Differential pair.<br>Statistical characteristics of noise, types of noise, representation of noise in<br>circuits, noise in single-stage amplifiers, noise in differential pairs, noise<br>bandwidth.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 09              |
|      | Operational Amplifiers<br>Basic CMOS Op-Amp Design-Characterizing the op-Amp, Compensating the<br>Op-amp Without Buffer, The Cascode Input Op-amp, Operational<br>Transconductance Amplifiers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                 |
| III  | Nonlinear & Dynamic Analog Circuits<br>Design of Basic CMOS Comparator, Characterizing the Comparator Adaptive<br>Biasing, Analog Multipliers- The Multiplying Quad, Level Shifting, Multiplier<br>Design Using Squaring Circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 09              |

|         | Data Converter Fundamentals and Architectures:         The MOSFET Switch - Switched-Capacitor Integrator Circuits - Sample-and-         Hold (S\H) Characteristics, DAC and ADC Specifications, Architectures – Cyclic         DAC, Pipeline DAC, Pipeline ADC, Integrating ADCs, SAR ADC         Angles MOSEET Models, Current Service & Sinks |             |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
|         | Hold (S\H) Characteristics, DAC and ADC Specifications, Architectures – Cyclic DAC, Pipeline DAC, Pipeline ADC, Integrating ADCs, SAR ADC                                                                                                                                                                                                       |             |
|         | DAC, Pipeline DAC, Pipeline ADC, Integrating ADCs, SAR ADC                                                                                                                                                                                                                                                                                      |             |
|         |                                                                                                                                                                                                                                                                                                                                                 |             |
|         | Analog MOSFET Models, Comment Sources & Sinks                                                                                                                                                                                                                                                                                                   |             |
|         | Analog MOSFET Models, Current Source & Sinks                                                                                                                                                                                                                                                                                                    |             |
|         | Low frequency MOSFET Model: Small-signal model of the MOSFET in                                                                                                                                                                                                                                                                                 |             |
|         | saturation, Derivation for $g_m$ and $r_0$ High frequency MOSFET Model: Variation of                                                                                                                                                                                                                                                            |             |
|         | transconductance with frequency                                                                                                                                                                                                                                                                                                                 |             |
| IV      | Current Source, current Sink and Current Mirror - Differences, Applications,                                                                                                                                                                                                                                                                    | 09          |
|         | Current Mirror-Basic current mirror, The cascode current mirror – advantages,                                                                                                                                                                                                                                                                   |             |
|         | derivation, for o/p resistance r0, Layout of current Sources/Sinks/Mirrors,                                                                                                                                                                                                                                                                     |             |
|         | Matching in MOSFET mirrors, Other Current Sources /Sinks/Mirrors- Wilson                                                                                                                                                                                                                                                                        |             |
|         | current mirror, Regulated cascode current mirror                                                                                                                                                                                                                                                                                                |             |
|         | Voltage References                                                                                                                                                                                                                                                                                                                              |             |
|         | Voltage Dividers, Sensitivity and Fractional temperature coefficients-Resistor-                                                                                                                                                                                                                                                                 |             |
|         | MOSFET divider, MOSFET-only voltage divider, Current Source Self-Biasing-                                                                                                                                                                                                                                                                       |             |
| V       | Threshold voltage referenced self-biasing, Diode referenced self-biasing, Thermal                                                                                                                                                                                                                                                               | 09          |
|         | voltage referenced self-biasing, Bandgap voltage references, Bandgap referenced                                                                                                                                                                                                                                                                 |             |
|         | biasing, Beta Multiplier Referenced Self-Biasing-A voltage reference, Operation                                                                                                                                                                                                                                                                 |             |
|         | in the Sub-threshold region                                                                                                                                                                                                                                                                                                                     |             |
| Referen | nces                                                                                                                                                                                                                                                                                                                                            |             |
| 1. "CN  | AOS Circuit Design, Layout, and Simulation", Baker, Li, & Boyce, IEEE Press, 1998.                                                                                                                                                                                                                                                              |             |
| 2. "De  | sign of Analog CMOS Integrated Circuits", Razavi, McGraw-Hill, Inc., 2000.                                                                                                                                                                                                                                                                      |             |
| 3. "An  | alog Integrated Circuit Design ", Johns & Martin, John Wiley & Sons, 1997.                                                                                                                                                                                                                                                                      |             |
| 4. "CN  | IOS Analog Design", 2nd Ed, Allen & Holberg, Oxford Univ. Press, 1987.                                                                                                                                                                                                                                                                          |             |
| 5. "An  | alysis and Design of Analog Integrated Circuits" Gray & Meyer, John Wiley & Sons,                                                                                                                                                                                                                                                               | , 1984.     |
| 6. "An  | alog VLSI", Mohammed Ismail and Terri Fiez, McGraw-Hill, Inc.                                                                                                                                                                                                                                                                                   |             |
| 7. "VI  | SI - Design Techniques for Analog and Digital Circuits", Geiger, Allen, & Strader M                                                                                                                                                                                                                                                             | cGraw-Hill, |
| Inc.    | ,                                                                                                                                                                                                                                                                                                                                               |             |
| 8. Rec  | ent papers from IEEE Journal of Solid state Circuits and other technical magazines                                                                                                                                                                                                                                                              |             |

## List of Experiments:

| Sr. No | Name of Practical                                                           |
|--------|-----------------------------------------------------------------------------|
| 1.     | Characterization of NMOS and PMOS Transistor                                |
| 2.     | Design of Common Source Amplifier with different loads                      |
| 3.     | Design of Common Gate Amplifier                                             |
| 4.     | Design of Common Drain Amplifiers                                           |
| 5.     | Design of Single Stage Cascode Amplifiers                                   |
| 6.     | Design of Current Mirrors                                                   |
| 7.     | Design of Differential Amplifiers with Different Loads                      |
| 8.     | Design of Two Stage Opamp                                                   |
| 9.     | Design of Telescopic Cascode Opamp                                          |
| 10.    | Design of Folded Cascode Opamp                                              |
| 11.    | Design of 6T-SRAM                                                           |
| 12.    | Transient analysis of RC Delay model                                        |
| 13.    | Analysis of frequency response of Current series and current shunt feedback |
|        | topologies                                                                  |
| 14     | Analysis of frequency response of voltage series and voltage shunt feedback |
|        | topologies.                                                                 |
| 15     | Analysis of Circuits - Power Planning, Layout Generation, LVS, and Back     |
|        | annotation, total power estimation                                          |
|        |                                                                             |

| P18VLI2202 - VLSI Signal Processing | L | Т | Р | J | С | Total<br>hours |    |
|-------------------------------------|---|---|---|---|---|----------------|----|
| 0 0                                 |   |   |   |   |   | L              | Р  |
|                                     | 3 | · | 2 | I | 4 | 45             | 30 |

|     | Course Outcome                                                                                    |         |
|-----|---------------------------------------------------------------------------------------------------|---------|
| СО  | Statements                                                                                        | K-Level |
| CO1 | Analyze concepts of signal processing techniques in VLSI perspective                              | K3      |
| CO2 | Perform algorithmic transformations utilizing the methods of pipelining, retiming, and unfolding. | K3      |
| CO3 | Perform Algorithmic strength reduction to develop high speed and low power systems.               | K3      |

| CO/PO Mapping                                                        |     |     |     |     |     |     |      |      |
|----------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|------|------|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |     |     |     |     |     |     |      |      |
| Program Outcomes (POs)                                               |     |     |     |     |     |     |      |      |
| COs                                                                  | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |
| CO1                                                                  | S   | S   |     | М   | М   | М   | S    | S    |
| CO2                                                                  |     | S   | S   | S   | s   | М   |      | S    |
| CO3                                                                  |     | S   | S   | S   | S   | М   |      | S    |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit | Topics                                                                                                                                                                                                                                                        | No. of<br>Hours |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
|      | Introduction and Iteration bound.                                                                                                                                                                                                                             |                 |
| Ι    | Introduction to DSP systems - DSP Application Demands and Scaled CMOS<br>Technologies - Representations of DSP Algorithms - Data-Flow Graph<br>Representations.                                                                                               | 9               |
|      | <b>Iteration Bound:</b> Introduction - Loop Bound and Iteration Bound - Algorithms for <b>Computing Iteration Bound:</b> Longest Path Matrix and Multiple Cycle Mean algorithms, Iteration Bound of Multi-rate Data Flow Graphs.                              |                 |
|      | Pipelining and Parallel Processing, Retiming                                                                                                                                                                                                                  |                 |
| II   | Introduction, Pipelining of FIR Digital Filters, Parallel Processing. Pipelining and Parallel Processing for Low Power.                                                                                                                                       | 9               |
|      | <b>Retiming:</b> Introduction, Definition and Properties, Solving System of Inequalities, Retiming Techniques.                                                                                                                                                |                 |
|      | Unfolding and Folding                                                                                                                                                                                                                                         |                 |
| III  | Unfolding: Introduction an Algorithms for Unfolding, Properties of Unfolding,<br>Critical Path, Unfolding and Retiming Application of Unfolding.                                                                                                              | <u>^</u>        |
| m    | Folding: Introduction to Folding Transformation, Register Minimization<br>Techniques, Register Minimization in Folded Architectures, Folding in<br>Multirate Systems.                                                                                         | 9               |
|      | Systolic Architecture Design and Fast Convolution                                                                                                                                                                                                             |                 |
| IV   | Systolic Architecture Design: Introduction, Systolic Array Design<br>Methodology, FIR Systolic Arrays, Selection of Scheduling Vector, Matrix<br>Multiplication and 2D Systolic Array Design, Systolic Design for Space<br>Representations Containing Delays. | 9               |
|      | Fast Convolution: Introduction, Cook, Toom Algorithm, Winogard Algorithm,<br>Iterated Convolution, Cyclic Convolution                                                                                                                                         |                 |
|      | Bit Level Arithmetic Architectures                                                                                                                                                                                                                            |                 |
| V    | Introduction-Parallel Multipliers, Bit Serial Multipliers, Bit serial filter design<br>and implementation, Canonic Signed Digit Arithmetic, Distributed Arithmetic.                                                                                           | 9               |

- 1. Keshab K. Parhi, VLSI Digital Signal Processing Systems: Design and Implementation, Reprint, Wiley, Inter Science, 2014.
- 2. Mohammed Ismail and Terri Fiez, Analog VLSI Signal and Information Processing, McGraw-Hill, 2014.
- 3. Digital Signal Processing for Multimedia Systems", Keshab K. Parhi and Takao Nishitani, Marcel Dekker, Inc., 2004
- 4. S.Y. Kung, H.J. White House, T. Kailath, VLSI and Modern Signal Processing, PHI, 2010.
- 5. Proakis, J.G., Digital Filters: Analysis, Design and Application, McGraw Hill (1981) 2nd ed.

#### LAB COMPONENT

#### LIST OF EXPERIMENTS

- 1. Implementation of FIR & IIR filters
- 2. Implementation of FIR using pipelining and parallel processing
- 3. Implementation of DSP algorithms using systolic Architectures
  - FIR Filter
  - Matrix Multiplication
- 4. Implementation of FFT Algorithm
- 5. Implementation of bit serial multiplier

| P18VLI2203 - Low Power VLSI Design      | L | Т | Р | J | С | Tota<br>hour |    |
|-----------------------------------------|---|---|---|---|---|--------------|----|
| 1 10 V L12205 - LOW I OWEI V LSI DESIGN |   |   |   |   |   | LI           | P  |
|                                         | 3 | - | 2 | - | 4 | 45 3         | 30 |

|     | Course Outcome                                                                                                          |         |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|
| СО  | Statements                                                                                                              | K-Level |  |  |  |  |
| CO1 | Describe various components of power in CMOS VLSI Design.                                                               | K1      |  |  |  |  |
| CO2 | Comprehend various leakage power reduction techniques, technology and scaling related aspects of low power VLSI design. | K2      |  |  |  |  |
| CO3 | Explain dynamic power reduction techniques and system level issues                                                      | K6      |  |  |  |  |

| CO/PO Mapping                                                        |     |     |     |     |     |     |      |      |
|----------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|------|------|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |     |     |     |     |     |     |      |      |
| Program Outcomes (POs)                                               |     |     |     |     |     |     |      |      |
| COs                                                                  | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |
| CO1                                                                  | S   |     | М   |     | М   |     | S    | S    |
| CO2                                                                  | S   |     | М   |     |     |     | S    | S    |
| CO3                                                                  | М   |     | М   | М   |     |     | S    | М    |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit   | Topics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | No. of<br>Hours |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
|        | Introduction to Low Power Design                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2               |
| Ι      | <b>Overview of power dissipation in CMOS</b> : Dynamic and Static power components, Leakage current components, Factors affecting leakage power, Examples                                                                                                                                                                                                                                                                                                                                   | 6               |
| II     | <b>Circuit techniques for leakage power reduction:</b> Stacking – natural and artificial, Multiple V <sub>th</sub> techniques - Multiple Channel Doping's, Multiple Oxide CMOS (MOXCMOS) Circuits, Multiple Channel Lengths, Multiple Body Biases, Multi-threshold-voltage CMOS (MTCMOS), Dual Threshold CMOS, Variable Threshold CMOS (VTMOS), Dynamic Threshold CMOS (DTMOS), Dynamic V <sub>th</sub> techniques – V <sub>th</sub> hopping scheme, Dynamic voltage scaling (DVTS) scheme. | 8               |
| III    | <ul> <li>Technology scaling for dynamic power reduction: Scaling techniques – constant voltage, constant field and lateral scaling.</li> <li>Voltage scaling approaches: Reliability-Driven Voltage Scaling, Technology-Driven Voltage Scaling, Energy x Delay Minimum Based Voltage Scaling, Voltage Scaling through Optimal Transistor Sizing, Voltage Scaling using Threshold Reduction, Architecture-Driven Voltage Scaling.</li> </ul>                                                 | 8               |
|        | <b>Glitch power</b> : Generated and propagated glitches, Glitch power analysis, Reduction techniques, Gate triggering approach.                                                                                                                                                                                                                                                                                                                                                             | 4               |
| IV     | <b>Clock gating</b> : Principle, Combinational and sequential clock gating, Clock gating efficiency.                                                                                                                                                                                                                                                                                                                                                                                        | 4               |
|        | Adiabatic techniques for low power                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2               |
|        | Logic optimization for low power, Power modelling, Power analysis                                                                                                                                                                                                                                                                                                                                                                                                                           | 4               |
| V      | System level issues in multi-voltage designs, Level shifters                                                                                                                                                                                                                                                                                                                                                                                                                                | 4               |
|        | Low power design of building blocks                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3               |
| eferen | ces                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                 |
| 2000   | v-Power CMOS VLSI Circuit Design", Kaushik Roy and Sharat C. Prasad, Wiley-I<br>OS Low Power Digital Design", A. Chandrakasan & R. Brodersen, Kluwer Acad                                                                                                                                                                                                                                                                                                                                   |                 |

 "CMOS Low Power Digital Design", A. Chandrakasan & R. Brodersen, Kluwer Academic Pubs. 1995.

- 3. "Low Power Design Methodologies", J. Rabaey & M. Pedram, Kluwer Academic Pubs. 1996.
- 4. "Low Power Digital VLSI Design, Circuits and Systems", Bellaour & M.I. Elamstry, Kluwer Academic Publishers, 1996.
- "Logic synthesis for Low power VLSI Designs", S. Imam & M. Pedram, Kluwer Academic Publishers, 1998.
- 6. "Practical Low Power Digital VLSI Design", B.G.K.Yeap, Kluwer Academic Publishers, 1998.
- 7. "Power Aware Design Methodologies", Pedram, Massoud, Rabaey, Jan M., Kluwer Academic Publishers.
- "Low-power Digital Systems Based on Adiabatic- Switching Principles", W.C. Athas, L. Swensson,
   J.G. Koller and E. Chou, IEEE Transactions on VLSI Systems, vol. 2, pp. 398-407, December 1994.
- "A survey of power estimation techniques in VLSI circuits", F. Najm, IEEE Transactions on VLSI Systems, vol. 2, pp. 446-455, December 1994.

|                                           | L T | Р | J | С | Total<br>hours |     |    |
|-------------------------------------------|-----|---|---|---|----------------|-----|----|
| P18VLT2004 - RESEARCH METHODOLOGY AND IPR |     |   |   |   |                | LI  | Р  |
|                                           | 3   | - | - | - | 1              | - 3 | 50 |

| Course Outcome |                                                             |         |  |  |  |
|----------------|-------------------------------------------------------------|---------|--|--|--|
| СО             | Statements                                                  | K-Level |  |  |  |
| CO1            | Interpret the research problem, ethics and research process | К3      |  |  |  |
| CO2            | Illustrate the adequate knowledge on patent and rights      | K4      |  |  |  |
| CO3            | Explore on various IPR components and process of filing.    | K3      |  |  |  |

| CO/PO Mapping                                                        |     |     |     |           |            |     |      |      |
|----------------------------------------------------------------------|-----|-----|-----|-----------|------------|-----|------|------|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |     |     |     |           |            |     |      |      |
|                                                                      |     |     |     | Program O | utcomes (P | Os) |      |      |
| COs                                                                  | PO1 | PO2 | PO3 | PO4       | PO5        | PO6 | PEO1 | PEO2 |
| CO1                                                                  | М   | S   | S   | М         |            | S   |      | S    |
| CO2                                                                  | М   | S   | S   | М         |            | S   |      | S    |
| CO3                                                                  | М   | S   | S   | М         |            | S   |      | S    |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit | Topics                                                                                                                                                                                                                                                                                                                                                                                                      | No. of<br>Hours |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| I    | <b>RESEARCH PROBLEM AND SCOPE FOR SOLUTION</b><br>Meaning of research problem – Sources of research problem – Criteria<br>Characteristics of a good research problem – Errors in selecting a research<br>problem, Scope and objectives of research problem. Approaches of<br>investigation of solutions for research problem - data collection - analysis –<br>interpretation – Necessary instrumentations. | 9               |
| п    | <b>FORMAT :</b><br>Effective literature studies approaches – analysis – Plagiarism – Research<br>ethics - Effective technical writing – how to write report – Paper Developing a<br>Research Proposal – Format of research proposal – A presentation and<br>assessment by a review committee.                                                                                                               | 9               |
| ш    | <b>PROCESS AND DEVELOPMENT :</b><br>Nature of Intellectual Property: Patents – Designs – Trade and Copyright -<br>Process of Patenting and Development – Technological research – Innovation –<br>Patenting – Development. International Scenario: International cooperation on<br>Intellectual Property – Procedure for grants of patents – Patenting under PCT                                            | 9               |
| IV   | PATENT RIGHTS:<br>Patent Rights: Scope of Patent Rights – Licensing and transfer of technology –<br>Patent information and databases – Patenting under PCT                                                                                                                                                                                                                                                  | 9               |
| V    | <b>NEW DEVELOPMENT IN IPR</b><br>New Development in IPR: Administration of Patent System – New developments in IPR – IPR of Biological Systems – Computer Software etc – Traditional knowledge Case Studies – IPR and IITs                                                                                                                                                                                  | 9               |

#### References

- 1. Research methodology: and introduction for science & engineering students, Stuart Melville and Wayne Goddard, Juta Academic; 2nd ed edition, 2014.
- 2. Research Methodology: A Step by Step Guide for beginners, Ranjit Kumar, SAGE Publications Pvt. Ltd; Fourth edition ,2014.
- 3. Resisting Intellectual Propertyl, Resisting Intellectual Property, ByDebora J. Halbert, 1st Edition, 2005
- 4. Industrial Design for Engineers, McGraw Hill, 1992.
- 5. Product Design, Benjamin W. Niebel, Alan B. Draper, McGraw Hill, 1974
- 6. Introduction to Designl, Morris Asimow, Prentice Hall, 1962.
- 7. Intellectual Property in New Technological Agell, Robert P.Merges, Peter S.Menell, Mark A.Lemley,2016
- 8. Intellectual Property Rights Under WTO, T.Ramappa, S.Chand, 2008.

### LAB Experiments

Labe experiments carried out using CADENCE/any equivalent tools.

- 1. Leakage power optimization
- 2. Low power input output design using clock gating technique.
- 3. Low Power Delay Optimized Buffer Design using CMOS Technology
- 4. Low power SRAM design
- 5. Low power Interconnect design.

# **ELECTIVE - II**

| P18VLE2001 - System-on-Chip Design | L | Т | Р | J | С | Total<br>hours<br>L P |
|------------------------------------|---|---|---|---|---|-----------------------|
|                                    | 3 | - | - | - | 3 | 45 -                  |

|     | Course Outcome                                                                                           |                       |
|-----|----------------------------------------------------------------------------------------------------------|-----------------------|
| СО  | Statements                                                                                               | K-Level               |
| CO1 | Describe system architecture, identify and describe the concepts of hardware software co-design.         | <b>K</b> <sub>2</sub> |
| CO2 | Interpret the various processors and memories used in the SoC Design                                     | K3                    |
| CO3 | Describe the different hardware interconnects and hardware / software interfaces involved in SoC Design. | <b>K</b> <sub>3</sub> |

| CO/PO Mapping |                                                                      |     |     |           |             |     |      |      |
|---------------|----------------------------------------------------------------------|-----|-----|-----------|-------------|-----|------|------|
|               | (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |     |     |           |             |     |      |      |
|               |                                                                      |     |     | Program O | outcomes (P | Os) |      |      |
| COs           | PO1                                                                  | PO2 | PO3 | PO4       | PO5         | PO6 | PEO1 | PEO2 |
| CO1           | W                                                                    |     |     | W         |             |     | S    |      |
| CO2           |                                                                      | М   | S   | S         | М           | М   | S    |      |
| CO3           |                                                                      | М   | S   | S         | М           | М   | S    |      |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit | Topics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | No. of<br>Hours |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Ι    | <ul> <li>Introduction to System Approach:<br/>System Architecture overview, Components of the System, Introducing<br/>Hardware/Software Codesign, The Driving Factors of Hardware/Software<br/>Design, The Hardware-Software Codesign space.</li> <li>Electronic System Level Flow:<br/>Specification and Modeling, Pre-Partitioning Analysis, Partitioning, Post-<br/>Partitioning Analysis and Debug, Post-Partitioning Verification, Hardware<br/>Implementation, Software Implementation.</li> </ul>        | 9               |
| II   | <b>Design Principles in SOC Architecture:</b><br>Heterogeneous & Distributed Data Processing, Heterogeneous & Distributed Data Communications, Heterogeneous & Distributed Data Storage, Hierarchical Control.                                                                                                                                                                                                                                                                                                  | 3               |
| III  | <b>Processors:</b><br>Introduction to Processors, Processor Selection for SOC, Basic Concepts in<br>Processor Architecture, RISC Pipeline, Basic Concepts in Processor<br>Microarchitecture, Basic Elements in Instruction Handling, Buffers, Branches,<br>Robust Processors                                                                                                                                                                                                                                    | 6               |
| IV   | Memory Design:<br>Introduction, Overview of SOC Internal and External Memories, Scratchpads<br>and Cache Memory, Cache Organization, Cache Data, Write Policies,<br>Strategies for Line Replacement at Miss Time, Other Types of Caches, Split I-<br>and D-Caches and the Effect of Code Density, Multilevel Caches, Virtual-to-<br>Real Translation, SOC (On-Die) Memory Systems, Board-Based (Off-Die)<br>Memory systems, Simple DRAM and the Memory Array, Models of Simple<br>Processor-Memory Interaction. | 9               |
| V    | <ul> <li>Hardware Interconnects:</li> <li>Introduction, Overview of Interconnect Architectures, Bus Architecture, SOC Standard Buses, Analytic Bus Models, Beyond the Bus (NOC with Switch Interconnects), Some NOC Switch Examples, Layered Architecture and Network Interface Unit, Evaluating Interconnect Networks.</li> <li>Hardware/Software Interfaces:</li> <li>Introduction, Synchronization Schemes, Memory-Mapped Interfaces, Coprocessor Interfaces, Custom-Instruction Interfaces.</li> </ul>      | 10              |
| VI   | Application Studies:<br>3-D Graphics Processor / Software Defined Radio with 802.16, Universal<br>Serial Bus                                                                                                                                                                                                                                                                                                                                                                                                    | 8               |

#### References

- Michael J. Flynn, Wayne Luk, "Computer System Design System-On-Chip", John Wiley & Sons, Inc., Publication, 2011.
- 2. Brain Bailey, Grant Martin, Andrew Piziali, "ESL Design and Verification: A Prescription for Electronic System-Level Methodology", Morgan Kaufmann Publication, 2007.
- 3. Patrick R. Schaumont, "A Practical Introduction to Hardware/Software Codesign", Springer, 2010.
- 4. Don Anderson, USB System Architecture (USB 2.0), Mindshare, Inc., 2001.
- Lin, Y-L.S. (ed.), "Essential issues in SOC design: designing complex systems-on- chip", Springer, 2006. 4. SudeepPasricha, NikilDutt, "On Chip Communication Architectures: System on Chip Interconnect", Morghan Kaufmann Publishers, 2008

## **ELECTIVE III**

| P18VLE2003 - CAD for VLSI | L | Т | Р | J | С | Total<br>hours | s |
|---------------------------|---|---|---|---|---|----------------|---|
|                           | 3 | - | - | - | 3 | 45 -           | - |

|     | Course Outcome                                                                                          |         |
|-----|---------------------------------------------------------------------------------------------------------|---------|
| СО  | Statements                                                                                              | K-Level |
| CO1 | Explain various VLSI design flows, design methods and technologies.                                     | K2      |
| CO2 | Describe various VLSI design steps and relevant design automation tools,<br>Explain types of synthesis, | K4      |
| CO3 | Illustrate design representations and graph based problem formulations.                                 | K3      |

|                                                                      | CO/PO Mapping |     |     |           |            |     |      |      |  |
|----------------------------------------------------------------------|---------------|-----|-----|-----------|------------|-----|------|------|--|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |               |     |     |           |            |     |      |      |  |
|                                                                      |               |     | ]   | Program O | utcomes (P | Os) |      |      |  |
| COs                                                                  | PO1           | PO2 | PO3 | PO4       | PO5        | PO6 | PEO1 | PEO2 |  |
| CO1                                                                  | S             |     |     | S         |            |     | S    |      |  |
| CO2                                                                  |               | М   | S   | S         |            |     | S    |      |  |
| CO3                                                                  |               | М   |     | S         |            |     | S    |      |  |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit                                                                       | Topics                                                                                                                                                                                                                                                                                                                                                                                                                                             | No. of<br>Hours                           |  |  |  |  |
|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|--|--|--|
| Ι                                                                          | I Introduction to VLSI Design Methodologies: The VLSI deign problem,<br>Design domains, Design Actions, Design methods and technologies                                                                                                                                                                                                                                                                                                            |                                           |  |  |  |  |
| II                                                                         | II <b>Review of VLSI Design Automation Tools :</b> Quick tour of design automation tools for various methods and levels of VLSI design, Physical Design, Verification, Design Management                                                                                                                                                                                                                                                           |                                           |  |  |  |  |
|                                                                            | <b>High Level Synthesis :</b> Introduction to Synthesis, Design representations and transformations                                                                                                                                                                                                                                                                                                                                                | 3                                         |  |  |  |  |
| III                                                                        | High Level Synthesis Algorithms: Partitioning, Scheduling, Allocation algorithms                                                                                                                                                                                                                                                                                                                                                                   | 10                                        |  |  |  |  |
| IV                                                                         | <b>Floor Planning and Placement :</b> Floor planning concepts, Shape Functions and Floor plan sizing, Placement, Types of placement problems and algorithms                                                                                                                                                                                                                                                                                        | 6                                         |  |  |  |  |
| V                                                                          | <b>Routing:</b> Local routing, Types of local routing problems, Area and Channel routing problems and algorithms, Global routing                                                                                                                                                                                                                                                                                                                   | 6                                         |  |  |  |  |
| VI                                                                         | <b>Layout Compaction:</b> Design rules, symbolic layout, Algorithms for layout compaction.                                                                                                                                                                                                                                                                                                                                                         | 6                                         |  |  |  |  |
| Refere                                                                     | nces                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |  |  |  |  |
| <ol> <li>"Gr</li> <li>"Al</li> <li>200</li> <li>"Hi</li> <li>Wu</li> </ol> | raph theory", Narsingh Deo (Prentice-Hall of India private ltd), Dover Publications,<br>aph theory", Gibbons, Cambridge University Press.<br>gorithms for VLSI Design Automation", Sabih H. Gerez, John Wiley and Sons,<br>8.<br>gh Level Synthesis -Introduction to chip and System Design", Daniel Gajski, Nikil<br>, Steve Lin, Kluwer Academic Publishers, 1992.<br>ogic synthesis and verification algorithms", Gary D. Hachtel, Fabio Somenz | 2 <sup>nd</sup> Edition,<br>l Dutt, Allen |  |  |  |  |
| Aca<br>6. "Co                                                              | ndemic Publishers), Springer, 1st Edition, 2005.<br>Somputer aided logical design with emphasis on VLSI ", Frederick J Hill, Gerald I<br>n Wiley & Sons Inc; 4th edition, 1993,                                                                                                                                                                                                                                                                    |                                           |  |  |  |  |

| P18VLE2004 - Physical Design | L | Т | Р | J | С | Total<br>hours<br>L P |
|------------------------------|---|---|---|---|---|-----------------------|
|                              | 3 | - | - | - | 3 | 45 -                  |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

|     | Course Outcome                                                                                                    |         |
|-----|-------------------------------------------------------------------------------------------------------------------|---------|
| СО  | Statements                                                                                                        | K-Level |
| CO1 | Describe CMOS logic gate design, identify physical design of simple gates, give examples logic structures.        | К2      |
| CO2 | Explain procedure involved in floorplan step, placement, clock tree synthesis, routing, and extraction of layout. | K2      |
| CO3 | Classify digital testing, give examples of fault modelling and fault simulation, test single stuck at fault       | K2      |

(S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak

|     | Program Outcomes (POs) |     |     |     |     |     |      |      |
|-----|------------------------|-----|-----|-----|-----|-----|------|------|
| COs | PO1                    | PO2 | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |
| CO1 | S                      |     | М   |     | М   |     | S    |      |
| CO2 | S                      |     | М   |     |     |     | S    |      |
| CO3 | М                      |     | М   | М   |     |     | S    |      |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit    | Topics                                                                                | No. of<br>Hours                     |
|---------|---------------------------------------------------------------------------------------|-------------------------------------|
| Ι       | CMOS circuit and layout design: CMOS logic gate design- Basic physical                | 3                                   |
| Ĩ       | design of simple gates - CMOS logic structures - Clocking strategies                  | 5                                   |
|         | Floorplan: Technology File, Circuit Description, Design Constraints, Design           |                                     |
| II      | Planning, Power Planning, Macro Placement, Design of Floorplan                        | 4                                   |
|         | Refer VLSI Physical Design at                                                         |                                     |
|         | https://archive.nptel.ac.in/courses/106/105/106105161/                                |                                     |
| III     | Placement: Global Placement, Detail Placement                                         | 3                                   |
| IV      | Clock tree synthesis: Clock tree synthesis, Power Analysis                            | 6                                   |
| V       | Routing: Global Routing, Detail Routing                                               | 6                                   |
| VI      | <b>RC extraction:</b> Resistance extraction, Capacitance extraction, Inductance and   | 4                                   |
| V I     | impedance (RLC) extraction                                                            | 4                                   |
| VII     | Back annotation: Back annotation procedure, Back Annotation Calculation               | 7                                   |
|         | <b>Testing:</b> Introduction to Digital Testing - Fault modeling - Fault Simulation - |                                     |
| VIII    | Testing for Single stuck faults - Design For Testability (DFT) - Ad-Hoc DFT -         | 3                                   |
|         | Scan based designs - Built-In Self-Test (BIST)                                        |                                     |
| Refere  | nces                                                                                  |                                     |
| 1. http | ps://archive.nptel.ac.in/courses/106/105/106105161/                                   |                                     |
| 2. "P   | rinciples of CMOS VLSI Design: A systems perspective", Neil H. E. Weste, D            | avid Harri                          |
|         | nran Eshraghian, Third Edition, Addison Wesley,2008                                   |                                     |
| 3. "A   | n introduction to VLSI physical design", Majid Sarrafzadeh, C. K. Wong, McGraw        | <sup>7</sup> Hill, 1996             |
|         | nysical design essentials: an ASIC design implementation perspective", Khosro         |                                     |
|         | inger, 2007.                                                                          |                                     |
| -       | ano-CMOS circuit and physical design", Ban P. Wong, Anurag Mittal, Yu Cao,            | , Greg Star                         |
|         | ntributor Ban P. Wong, Anurag Mittal, Yu Cao, John Wiley and Sons, 2004.              | , ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ |

| P18VLE2005 - VLSI for Wireless Communications | L | Т | Р | J | С | Tota<br>hour<br>L |   |
|-----------------------------------------------|---|---|---|---|---|-------------------|---|
|                                               | 3 | - | - | - | 3 | 45                | - |

| Course Outcome |                                                                                                                          |         |  |  |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
| СО             | Statements                                                                                                               | K-Level |  |  |  |
| C01            | Analyse on different types of mixer circuits and to Design of power amplifier for the given specifications/ requirements | K4      |  |  |  |
| CO2            | Develop the components needed for phase/frequency synthesizing                                                           | K5      |  |  |  |
| CO3            | Analyze different phase and frequency components and different modules in transmitter architectures                      | K4      |  |  |  |

| CO/PO Mapping                                                        |                        |     |     |     |     |     |      |      |  |
|----------------------------------------------------------------------|------------------------|-----|-----|-----|-----|-----|------|------|--|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |                        |     |     |     |     |     |      |      |  |
|                                                                      | Program Outcomes (POs) |     |     |     |     |     |      |      |  |
| COs                                                                  | PO1                    | PO2 | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |  |
| CO1                                                                  | S                      | М   | W   | S   | S   |     | S    |      |  |
| CO2                                                                  | S                      | М   | W   | S   | S   |     | S    |      |  |
| CO3                                                                  | S                      | М   | W   | S   |     |     | S    |      |  |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit   | Topics                                                                                                                                                                                                                                                                                                                                                    | No. of Hours |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Ι      | COMMUNCATION CONCEPTS: CIRCUIT DESIGNER PERSPECTIVE<br>Overview of Wireless Systems-access methods-modulation schemes- wireless<br>channel description, path loss- multipath fading-channel model, envelope-<br>frequency selective and fast fading.                                                                                                      | 8            |
| II     | RECEIVER ARCHITECTURES: Receiver front end- filter design, low noise<br>amplifier- wideband LNA design, narrow band LNA-impedance matching-<br>core amplifier.                                                                                                                                                                                            | 8            |
| III    | ACTIVE AND PASSIVE MIXER: Balancing low-frequency and high-<br>frequency case analysis- switching mixer, distortion in unbalanced switching<br>mixer, conversion gain, noise, sampling mixer, distortion, intrinsic and<br>extrinsic noise in single-ended sampling mixer, design methodology.                                                            | 8            |
| IV     | PHASE/FREQUENCY PROCESSING COMPONENTS<br>PLL-based frequency synthesizer- phase detector- dividers- Oscillators- Loop<br>filter- first-order, second order- higher order filters- design approaches-<br>implementation of a frequency synthesizer with a fractional divider.                                                                              | 8            |
| V      | TRANSMITTER ARCHITECTURES: Transmitter block end- design<br>philosophy, direct conversion and other architectures- Quadrature LO<br>generator- single ended RC- single ended LC- RC with differential stages-<br>divider based generator, power amplifier design- specifications, power output<br>control, PA design issues, Class A, AB/B/C/E amplifiers | 6            |
| Refere | nces                                                                                                                                                                                                                                                                                                                                                      | •            |
|        | SI for Wireless Communication, Bosco Leung, 2nd edition, Springer publications,<br>damentals of Wireless Communication David Tse and PramodViswanath, Cambrid                                                                                                                                                                                             |              |
| 3. Wir | eless Communication, DALAL & UPENA, Oxford University Press, New Delhi, 2                                                                                                                                                                                                                                                                                 | 2014.        |

4. High-reliability-integrated-circuits, Stephen Northcutt, Leny Zeltser, Scott Winters, Karen Kent, and Ronald W. Ritchey, Pearson Education, 2nd Edition.

| P18VLE2006 - Universal Verification Methodology | L | Т | Р | J | С | To<br>hou |   |
|-------------------------------------------------|---|---|---|---|---|-----------|---|
|                                                 |   |   |   |   |   | L         | Р |
|                                                 | 3 | - | - | - | 3 | 45        | - |

| Course Outcome |                                                                                                        |         |  |  |
|----------------|--------------------------------------------------------------------------------------------------------|---------|--|--|
| СО             | Statements                                                                                             | K-Level |  |  |
| CO1            | Analyse the utility of a driver, monitor, checker, and test cases in the UVM verification environment. | K4      |  |  |
| CO2            | Explain component configuration and factory, Register Abstraction Layer and<br>TLM communications      | K2      |  |  |
| CO3            | Design test bench to verify the functionality of a design and a VIP for an IP as a project.            | K5      |  |  |

| CO/PO Mapping                                                        |                        |     |     |     |     |     |      |      |  |
|----------------------------------------------------------------------|------------------------|-----|-----|-----|-----|-----|------|------|--|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |                        |     |     |     |     |     |      |      |  |
|                                                                      | Program Outcomes (POs) |     |     |     |     |     |      |      |  |
| COs                                                                  | PO1                    | PO2 | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |  |
| CO1                                                                  | S                      |     | М   |     | М   |     | S    |      |  |
| CO2                                                                  | S                      |     | М   |     |     |     | S    |      |  |
| CO3                                                                  | М                      |     | М   | М   |     |     | S    |      |  |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit | Topics                                                                                                                                                                                                                                                                                                                                                                                   | No. of<br>Hours |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
|      | UVM overview: Verification Planning and Coverage-Driven Verification,<br>Multi-Language and Methodologies. UVM Testbench and environments,<br>Interface UVCs, System and Module UVCs, the System Verilog UVM class<br>library                                                                                                                                                            | 4               |
| Ι    | Object Oriented Programming: Introduction - Object in OOP, Distributed development environment, Classes, Objects, Programs, Using generalization and inheritance, polymorphism in OOP, Downcast, Class libraries, Static methods and attributes, parameterized classes, packages and namespaces Reference: Programming in Modern C++ from https://onlinecourses.nptel.ac.in/noc22_cs103/ | 8               |
| II   | UVM library basics: Using UVM library, Library Base Classes, the uvm_object class, the uvm_component class, UVM configuration mechanism, TLM in UVM, UVM factory, UVM message facilities, callbacks                                                                                                                                                                                      | 4               |
|      | Interface UVCs: Stimulus modeling and generation, creating the driver, creating the sequencer, connecting the driver and sequencer                                                                                                                                                                                                                                                       | 8               |
| III  | Automating UVC Creation: Creating the collector and monitor, modeling<br>topology with UVM, creating the Agent, creating the UVM verification<br>component, creating UVM sequences, configuring the sequencer's default<br>sequence, coordinating end-of-test, implementing protocol-specific coverage<br>and checks, handling reset, packaging interface UVCs                           | 5               |
| III  | Component Configuration and Factory: Establish and Query Component<br>Parent-Child Relationships, Set Up Component Virtual SystemVerilog<br>Interfaces with uvm_config_db, Constructing Components and Transactions<br>with UVM Factory, Implement Tests to Configure Components, Implement<br>Tests to Override Components with Modified Behavior                                       | 4               |
| IV   | UVM Callback: Create User Callback Hooks in Component Methods,<br>Implement Error Injection with User Defined Callbacks, Implement<br>Component Functional Coverage with User Defined Callbacks, Review<br>Default Callbacks in UVM Base Class.                                                                                                                                          | 3               |

|         | Simple Testbench integration: Testbenches and Tests, creating a simple          |             |  |  |  |  |  |
|---------|---------------------------------------------------------------------------------|-------------|--|--|--|--|--|
|         | testbench, testbench configuration, creating a test, creating meaningful tests, | 5           |  |  |  |  |  |
|         | virtual sequencers and sequences, checking for DUT correctness, implementing    | 5           |  |  |  |  |  |
|         | a coverage model.                                                               |             |  |  |  |  |  |
|         | Stimulus generation topics: Fine control sequence generation, executing         |             |  |  |  |  |  |
|         | multiple sequences concurrently, using p_sequencer, using pre_body() and        | 3           |  |  |  |  |  |
|         | post_body() methods, controlling the arbitration of items, interrupt sequences, | 5           |  |  |  |  |  |
|         | protocol layering.                                                              |             |  |  |  |  |  |
| V       | Register Abstraction Layer: Registers, Specification, Adapter, Integrating,     |             |  |  |  |  |  |
| v       | Integration, Register Model Overview, Model Structure, Quirky Registers,        |             |  |  |  |  |  |
|         | Model Coverage, Back Door Access, Generation, Stimulus Abstraction,             | 6           |  |  |  |  |  |
|         | Memory Stimulus, Sequence Examples, Built in Sequences, Scoreboarding,          |             |  |  |  |  |  |
|         | Functional Coverage.                                                            |             |  |  |  |  |  |
|         | System UVCs and Testbench Integration: Introduction, module and system          |             |  |  |  |  |  |
|         | UVC architecture, sub-components of module and system UVCs, module UVC          | 5           |  |  |  |  |  |
|         | configuration, the testbench, sequences, coverage, stand-In mode, scalability   | 5           |  |  |  |  |  |
| VI      | concerns in system verification, module UVC Directory structure.                |             |  |  |  |  |  |
|         | TLM Communications: TLM Push, Pull and Fifo Modes, TLM Analysis Ports,          |             |  |  |  |  |  |
|         | TLM Pass-Through Ports, TLM 2.0 Blocking and Non-Blocking Transport             | 4           |  |  |  |  |  |
|         | Sockets                                                                         |             |  |  |  |  |  |
| Referen | nces                                                                            |             |  |  |  |  |  |
| 1. http | s://onlinecourses.nptel.ac.in/noc22_cs103/                                      |             |  |  |  |  |  |
| 1       | Practical Guide to Adopting the Universal Verification Methodology (UV          | M)". Sharon |  |  |  |  |  |
|         | enberg, Kathleen Meade, Lulu publishers, 2010.                                  | , ,         |  |  |  |  |  |
|         |                                                                                 |             |  |  |  |  |  |
|         |                                                                                 |             |  |  |  |  |  |
|         | M User's guide, Accellera, 2011.                                                |             |  |  |  |  |  |
| 1       |                                                                                 |             |  |  |  |  |  |

| P18VLE2002 - NANO DEVICES AND CIRCUIT<br>DESIGN | L | Т | Р | J | С | Tot<br>hou |   |
|-------------------------------------------------|---|---|---|---|---|------------|---|
| DESIGN                                          |   |   |   |   |   | L          | Р |
|                                                 | 3 | - | - | - | 3 | 45         | - |

|     | Course Outcome                                                                                                                                                                                                                                                  |    |  |  |  |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|
| СО  | CO Statements                                                                                                                                                                                                                                                   |    |  |  |  |  |
| CO1 | Describe system architecture, identify hardware software co-design, give<br>examples of co-design space, explain specification & modelling, pre-partition,<br>partition, analyse post-partition analysis, and describe hardware and software<br>implementation. | K2 |  |  |  |  |
| CO2 | Review the processors and its micro-architecture and basic elements ininstruction handling, recognize robust processors.                                                                                                                                        | K2 |  |  |  |  |
| CO3 | Describe on and off-die memories, explain memories in system on chip,<br>compare memory systems, cache memory, model memories, interconnects in<br>system on chip, explain network on chip.                                                                     | K6 |  |  |  |  |

| CO/PO Mapping                                                        |                        |     |     |     |     |     |      |      |
|----------------------------------------------------------------------|------------------------|-----|-----|-----|-----|-----|------|------|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |                        |     |     |     |     |     |      |      |
|                                                                      | Program Outcomes (POs) |     |     |     |     |     |      |      |
| COs                                                                  | PO1                    | PO2 | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |
| CO1                                                                  | S                      |     | S   |     |     |     | S    |      |
| CO2                                                                  | S                      |     | S   |     |     |     | S    |      |
| CO3                                                                  | S                      |     | S   |     |     |     | S    |      |

| Direct                | Indirect          |
|-----------------------|-------------------|
| 1. Internal Test – I  | Course end survey |
| 2. Internal Test – II |                   |
| 3. Assignment         |                   |
| 4. Group Presentation |                   |
| 5. End Semester Exam  |                   |

| Unit     | Topics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | No. of<br>Hours |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Ι        | <b>MOS LIMITATIONS AND IMPROVED VERSIONS</b><br>MOSFET scaling, short channel effects, Classical mechanics and its<br>drawbacks, Quantum mechanics, 1D problem - particle in a box, volume<br>inversion, threshold voltage, channel engineering, source/drain engineering,<br>strain engineering, multigate technology mobility, gate stack, electron<br>tunnelling, Non-uniform doping in channel, high K dielectrics, SOI MOSFET,<br>Buried channel MOSFET, Fin FET, multigate transistors, single gate, double<br>gate, triple gate, surround gate, Silicon Nanowire transistors | 12              |
| Π        | PHYSICS OF ADVANCED MOSFET GOEMETRIES<br>MOS electrostatics, 1D, 2D MOS electrostatics, ultimate limits, double gate<br>MOS system, gate voltage effect, semiconductor thickness effect, asymmetry<br>effect, oxide thickness effect, electron tunnel current, two-dimensional<br>confinement, scattering                                                                                                                                                                                                                                                                           | 9               |
| III      | NOVEL DEVICES<br>Evolution of FinFET, Principle of FinFET, FinFET Schematic, Compact<br>Drain-Current equation.<br>Silicon nanowire MOSFETs, evaluation of I-V characteristics, I-V<br>characteristics for degenerate/non-degenerate carrier statistics<br>CNT structure, metallic and semiconductor CNTs, energy bands in CNTs,<br>types of CNTs: Single walled and multiwalled, physical, electrical, and thermal<br>properties of CNTs, fabrication of CNTs. N/ P-Channel CNTFETs                                                                                                | 9               |
| IV       | <b>SINGLE ELECTRONICS</b><br>Quantum dots - Coulomb blockade, Electron tunnelling devices, Single electron transistors, Resonant Tunneling Diodes- principle and applications, Quantum computing, Quantum cellular automata                                                                                                                                                                                                                                                                                                                                                         | 6               |
| V        | <b>CIRCUIT DESIGN USING NOVEL DEVICES</b><br>Digital circuits design, impact of device performance on digital circuits, leakage performance trade off, multi VT devices and circuits, SRAM design<br>Analog circuit design, trans-conductance, intrinsic gain, flicker noise, self-heating, band gap voltage reference, operational amplifier, comparator designs                                                                                                                                                                                                                   | 9               |
| Refere   | nces                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |
| 2.<br>3. | J P Colinge, FINFETs and other Multi-gate Transistors, Springer, Germany, 2010.<br>B.G.Park, S.W. Hwang &Y.J.Park, Nanoelectronic Devices, Pan Stanford Publishe<br>Singapore, 2012.<br>N. Collaert, CMOS Nanoelectronics: Innovative Devices, Architectures and Applic<br>Reprint Pan Stanford publisher, Singapore, 2012.<br>Niraj K. Jha, Deming Chen, Nanoelectronic Circuit Design, Springer London, First<br>2011                                                                                                                                                             | cations,        |
| 5.       | 2011.<br>Rainer Waser, "Nano Electronics and Information Technology: Advanced Electron<br>Materials and Novel Devices", 2nd Edition, Wiley-VCH, 2012.                                                                                                                                                                                                                                                                                                                                                                                                                               | ic              |

### Semester III

| L | Т | Р | J  | С  | Total<br>hours |
|---|---|---|----|----|----------------|
| - | - | - | 24 | 12 | -              |

|     | Course Outcome                                                                                                   |         |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
| СО  | Statements                                                                                                       | K-Level |  |  |  |
| CO1 | Undertake innovative industry/research-oriented projects and perform feasibility analysis for finding solutions. | K5      |  |  |  |
| CO2 | Implement and test the proposed design using appropriate framework, programming language and tools               | K5      |  |  |  |
| CO3 | Demonstrate an ability to present and defend project work carried out to a panel<br>of experts                   | K5      |  |  |  |

| CO/PO Mapping                                                        |     |                        |     |     |     |     |      |      |
|----------------------------------------------------------------------|-----|------------------------|-----|-----|-----|-----|------|------|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |     |                        |     |     |     |     |      |      |
|                                                                      |     | Program Outcomes (POs) |     |     |     |     |      |      |
| COs                                                                  | PO1 | PO2                    | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |
| CO1                                                                  |     |                        | S   |     | S   |     |      | S    |
| CO2                                                                  |     |                        | S   | М   | S   |     |      | S    |
| CO3                                                                  |     |                        | S   | М   | S   |     |      | S    |

| Phase      | Topics                                                                                                           | No. of<br>Hours |
|------------|------------------------------------------------------------------------------------------------------------------|-----------------|
| Ι          | Problem identification, literature survey, formation of detailed requirement specification document.             |                 |
| Π          | Design and implementation of the proposed modules with specific test cases.                                      |                 |
| III        | Detailed report of the work carried out, present, and defend the project work carried out to a panel of experts. |                 |
| References |                                                                                                                  |                 |

1. Research articles, domain specific tools and online resources.

#### Semester IV

# P18VLP4701 – Project Phase II

| L | Т | Р | J  | С  | Total<br>hours |
|---|---|---|----|----|----------------|
|   |   |   | 30 | 15 | -              |

|     | Course Outcome                                                                                                   |         |  |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|
| СО  | Statements                                                                                                       | K-Level |  |  |  |  |
| CO1 | Undertake innovative industry/research-oriented projects and perform feasibility analysis for finding solutions. | K5      |  |  |  |  |
| CO2 | Implement and test the proposed design using appropriate framework, programming language and tools               | K5      |  |  |  |  |
| CO3 | Demonstrate an ability to present and defend project work carried out to a panel of experts                      | K5      |  |  |  |  |

|                                                                      | CO/PO Mapping |                        |     |     |     |     |      |      |
|----------------------------------------------------------------------|---------------|------------------------|-----|-----|-----|-----|------|------|
| (S/M/W indicates strength of correlation) S-Strong, M-Medium, W-Weak |               |                        |     |     |     |     |      |      |
|                                                                      |               | Program Outcomes (POs) |     |     |     |     |      |      |
| COs                                                                  | PO1           | PO2                    | PO3 | PO4 | PO5 | PO6 | PEO1 | PEO2 |
| CO1                                                                  |               |                        | S   |     | S   |     |      | S    |
| CO2                                                                  |               |                        | S   | М   | S   |     |      | S    |
| CO3                                                                  |               |                        | S   | М   | S   |     |      | S    |

| Phase       | Topics                                                                                                           | No. of<br>Hours |
|-------------|------------------------------------------------------------------------------------------------------------------|-----------------|
| Ι           | Problem identification, literature survey, formation of detailed requirement specification document.             |                 |
| Π           | Design and implementation of the proposed modules with specific test cases.                                      |                 |
| III         | Detailed report of the work carried out, present, and defend the project work carried out to a panel of experts. |                 |
| References  |                                                                                                                  |                 |
| 1. Research | articles, domain specific tools and online resources.                                                            |                 |